Renesas Electronics Corporation
Renesas
R7FA6M5BH
RA6
1.20.01
Arm Cortex-M33 based Microcontroller RA6M5 group
This software is supplied by Renesas Electronics Corporation and is only intended for \n
use with Renesas products. No other uses are authorized. This software is owned by \n
Renesas Electronics Corporation and is protected under all applicable laws, including \n
copyright laws. \n
\n
THIS SOFTWARE IS PROVIDED "AS IS" AND RENESAS MAKES NO WARRANTIES REGARDING \n
THIS SOFTWARE, WHETHER EXPRESS, IMPLIED OR STATUTORY, INCLUDING BUT NOT LIMITED TO \n
WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. \n
ALL SUCH WARRANTIES ARE EXPRESSLY DISCLAIMED. TO THE MAXIMUM EXTENT PERMITTED NOT \n
PROHIBITED BY LAW, NEITHER RENESAS ELECTRONICS CORPORATION NOR ANY OF ITS AFFILIATED \n
COMPANIES SHALL BE LIABLE FOR ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL OR CONSEQUENTIAL \n
DAMAGES FOR ANY REASON RELATED TO THIS SOFTWARE, EVEN IF RENESAS OR ITS AFFILIATES HAVE \n
BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. \n
\n
Renesas reserves the right, without notice, to make changes to this software and to \n
discontinue the availability of this software. By using this software, you agree to \n
the additional terms and conditions found by accessing the following link: \n
http://www.renesas.com/disclaimer \n
\n
CM33
r0p4
little
true
true
true
4
false
96
system_RA6
8
32
32
read-write
0
0xffffffff
RMPU
Renesas Memory Protection Unit
0x40000000
0x00
2
registers
0x04
2
registers
0x100
2
registers
0x104
2
registers
0x108
2
registers
0x10C
2
registers
0x200
136
registers
0x500
2
registers
0x504
2
registers
0x508
2
registers
0x600
72
registers
MMPUOAD
MMPU Operation After Detection Register
0x0000
16
read-write
0x0000
0xffff
OAD
Operation after detection
0
0
read-write
0
Non-maskable interrupt
#0
1
Reset
#1
KEY
This bit enables or disables writes to the OAD bit.
8
15
write-only
MMPUOADPT
MMPU Operation After Detection Protect Register
0x0004
16
read-write
0x0000
0xffff
PROTECT
Protection of register
0
0
read-write
0
MMPUOAD register writes are possible.
#0
1
MMPUOAD register writes are protected. Read is possible.
#1
KEY
Key code
8
15
write-only
MMPUENDMAC
MMPU Enable Register for DMAC
0x0100
16
read-write
0x0000
0xffff
ENABLE
Bus Master MPU of DMAC enable
0
0
read-write
0
Bus Master MPU of DMAC is disabled.
#0
1
Bus Master MPU of DMAC is enabled.
#1
KEY
These bits enable or disable writes to the ENABLE bit.
8
15
write-only
MMPUENPTDMAC
MMPU Enable Protect Register for DMAC
0x0104
16
read-write
0x0000
0xffff
PROTECT
Protection of register
0
0
read-write
0
MMPUENDMAC register writes are possible.
#0
1
MMPUENDMAC register writes are protected. Read is possible.
#1
KEY
These bits enable or disable writes to the PROTECT bit.
8
15
write-only
MMPURPTDMAC
MMPU Regions Protect Register for DMAC
0x0108
16
read-write
0x0000
0xffff
PROTECT
Protection of register
0
0
read-write
0
Bus Master MPU register for DMAC writing is possible.
#0
1
Bus Master MPU register for DMAC writing is protected. Read is possible.
#1
KEY
These bits enable or disable writes to the PROTECT bit.
8
15
write-only
MMPURPTDMAC_SEC
MMPU Regions Protect register for DMAC Secure
0x010C
16
read-write
0x0000
0xffff
PROTECT
Protection of register
0
0
read-write
0
Bus master MPU register for DMAC secure writes are possible.
#0
1
Bus master MPU register for DMAC secure writes are protected. Read is possible.
#1
KEY
These bits enable or disable writes to the PROTECT bit.
8
15
write-only
8
0x010
0-7
MMPUACDMAC%s
MMPU Access Control Register for DMAC
0x0200
16
read-write
0x0000
0xffff
ENABLE
Region enable
0
0
read-write
0
DMAC Region n unit is disabled
#0
1
DMAC Region n unit is enabled
#1
RP
Read protection
1
1
read-write
0
Read permission
#0
1
Read protection
#1
WP
Write protection
2
2
read-write
0
Write permission
#0
1
Write protection
#1
8
0x010
0-7
MMPUSDMAC%s
MMPU Start Address Register for DMAC
0x0204
32
read-write
0x00000000
0x0000001f
MMPUS
Region start address register
5
31
read-write
8
0x010
0-7
MMPUEDMAC%s
MMPU End Address Register for DMAC
0x0208
32
read-write
0x0000001f
0x0000001f
MMPUE
Region end address register
5
31
read-write
MMPUENEDMAC
MMPU Enable Register for EDMAC
0x0500
16
read-write
0x0000
0xffff
ENABLE
Bus Master MPU of EDMAC enable
0
0
read-write
0
Bus Master MPU of EDMAC is disabled.
#0
1
Bus Master MPU of EDMAC is enabled.
#1
KEY
These bits enable or disable writes to the ENABLE bit.
8
15
write-only
MMPUENPTEDMAC
MMPU Enable Protect Register for EDMAC
0x0504
16
read-write
0x0000
0xffff
PROTECT
Protection of register
0
0
read-write
0
MMPUENEDMAC register writes are possible.
#0
1
MMPUENEDMAC register writes are protected. Read is possible.
#1
KEY
These bits enable or disable writes to the PROTECT bit.
8
15
write-only
MMPURPTEDMAC
MMPU Regions Protect Register for EDMAC
0x0508
16
read-write
0x0000
0xffff
PROTECT
Protection of register
0
0
read-write
0
Bus Master MPU register for EDMAC writing is possible.
#0
1
Bus Master MPU register for EDMAC writing is protected. Read is possible.
#1
KEY
This bit is used to enable or disable writing of the PROTECT bit.
8
15
write-only
4
0x010
0-3
MMPUACEDMAC%s
MMPU Access Control Register for EDMAC
0x0600
16
read-write
0x0000
0xffff
ENABLE
Region enable
0
0
read-write
0
EDMAC Region n unit is disabled
#0
1
EDMAC Region n unit is enabled
#1
RP
Read protection
1
1
read-write
0
Read permission
#0
1
Read protection
#1
WP
Write protection
2
2
read-write
0
Write permission
#0
1
Write protection
#1
4
0x010
0-3
MMPUSEDMAC%s
MMPU Start Address Register for EDMAC
0x0604
32
read-write
0x00000000
0x0000001f
MMPUS
Region start address register for EDMAC
5
31
read-write
4
0x010
0-3
MMPUEEDMAC%s
MMPU End Address Register for EDMAC
0x0608
32
read-write
0x0000001f
0x0000001f
MMPUE
Region end address register for EDMAC
5
31
read-write
TZF
TrustZone Filter
0x40000E00
0x00
2
registers
0x04
2
registers
TZFOAD
TrustZone Filter Operation After Detection Register
0x00
16
read-write
0x0000
0xffff
OAD
Operation after detection
0
0
read-write
0
Non-maskable interrupt
#0
1
Reset
#1
KEY
KeyCode
8
15
write-only
TZFPT
TrustZone Filter Protect Register
0x04
16
read-write
0x0000
0xffff
PROTECT
Protection of register
0
0
read-write
0
All Bus TrustZone Filter register writing is protected. Read is possible.
#0
1
All Bus TrustZone Filter register writing is possible.
#1
KEY
KeyCode
8
15
write-only
SRAM
SRAM Control
0x40002000
0x00
1
registers
0x04
1
registers
0x08
1
registers
0x0C
1
registers
0xC0
5
registers
0xD0
1
registers
0xD4
1
registers
0xD8
1
registers
PARIOAD
SRAM Parity Error Operation After Detection Register
0x00
8
read-write
0x00
0xff
OAD
Operation After Detection
0
0
read-write
0
Non-maskable interrupt
#0
1
Reset
#1
SRAMPRCR
SRAM Protection Register
0x04
8
read-write
0x00
0xff
SRAMPRCR
Register Write Control
0
0
read-write
0
Disable writes to protected registers
#0
1
Enable writes to protected registers
#1
KW
Write Key Code
1
7
write-only
SRAMWTSC
SRAM Wait State Control Register
0x08
8
read-write
0x01
0xff
SRAM0WTEN
SRAM0 wait enable
0
0
read-write
0
No wait
#0
1
Add wait state in read access cycle to SRAM0
#1
SRAMPRCR2
SRAM Protection Register 2
0x0C
8
read-write
0x00
0xff
SRAMPRCR2
Register Write Control
0
0
read-write
0
Disable writes to the protectedregisters
#0
1
Enable writes to the protected registers
#1
KW
Write Key Code
1
7
write-only
ECCMODE
ECC Operating Mode Control Register
0xC0
8
read-write
0x00
0xff
ECCMOD
ECC Operating Mode Select
0
1
read-write
00
Disable ECC function
#00
01
Setting prohibited
#01
10
Enable ECC function without error checking
#10
11
Enable ECC function with error checking
#11
ECC2STS
ECC 2-Bit Error Status Register
0xC1
8
read-write
0x00
0xff
ECC2ERR
ECC 2-Bit Error Status
0
0
read-write
0
No 2-bit ECC error occurred
#0
1
2-bit ECC error occurred
#1
ECC1STSEN
ECC 1-Bit Error Information Update Enable Register
0xC2
8
read-write
0x00
0xff
E1STSEN
ECC 1-Bit Error Information Update Enable
0
0
read-write
0
Disable updating of 1-bit ECC error information
#0
1
Enable updating of 1-bit ECC error information
#1
ECC1STS
ECC 1-Bit Error Status Register
0xC3
8
read-write
0x00
0xff
ECC1ERR
ECC 1-Bit Error Status
0
0
read-write
0
No 1-bit ECC error occurred
#0
1
1-bit ECC error occurred
#1
ECCPRCR
ECC Protection Register
0xC4
8
read-write
0x00
0xff
ECCPRCR
Register Write Control
0
0
read-write
0
Disable writes to the protected registers
#0
1
Enable writes to the protected registers
#1
KW
Write Key Code
1
7
write-only
0x78
Enable write to the ECCPRCR bit
0x78
Others
Disable write to the ECCPRCR bit
true
ECCPRCR2
ECC Protection Register 2
0xD0
8
read-write
0x00
0xff
ECCPRCR2
Register Write Control
0
0
read-write
0
Disable writes to the protected registers
#0
1
Enable writes to the protected registers
#1
KW2
Write Key Code
1
7
write-only
0x78
Enable write to the ECCPRCR2 bit
0x78
Others
Disable write to the ECCPRCR2 bit
true
ECCETST
ECC Test Control Register
0xD4
8
read-write
0x00
0xff
TSTBYP
ECC Bypass Select
0
0
read-write
0
Disable ECC bypass
#0
1
Enable ECC bypass
#1
ECCOAD
SRAM ECC Error Operation After Detection Register
0xD8
8
read-write
0x00
0xff
OAD
Operation After Detection
0
0
read-write
0
Non-maskable interrupt
#0
1
Reset
#1
BUS
Bus Control
0x40003000
0x02
134
registers
0x802
136
registers
0x1100
2
registers
0x1104
2
registers
0x1110
2
registers
0x1120
2
registers
0x1130
2
registers
0x1134
2
registers
0x1140
2
registers
0x1144
2
registers
0x1148
2
registers
0x1800
68
registers
0x1900
68
registers
0x1A00
72
registers
8
0x10
0-7
CS%sMOD
CS%s Mode Register
0x0002
16
read-write
0x0000
0xffff
WRMOD
Write Access Mode Select
0
0
read-write
0
Byte strobe mode
#0
1
Single write strobe mode
#1
EWENB
External Wait Enable
3
3
read-write
0
External wait is disabled.
#0
1
External wait is enabled.
#1
PRENB
Page Read Access Enable
8
8
read-write
0
Page read access is disabled.
#0
1
Page read access is enabled.
#1
PWENB
Page Write Access Enable
9
9
read-write
0
Page write access is disabled.
#0
1
Page write access is enabled.
#1
PRMOD
Page Read Access Mode Select
15
15
read-write
0
Normal access compatible mode
#0
1
External data read continuous assertion mode
#1
8
0x10
0-7
CS%sWCR1
CS%s Wait Control Register 1
0x0004
32
read-write
0x07070707
0xffffffff
CSPWWAIT
Page Write Cycle Wait Select
0
2
read-write
CSPRWAIT
Page Read Cycle Wait Select
8
10
read-write
CSWWAIT
Normal Write Cycle Wait Select
16
20
read-write
CSRWAIT
Normal Read Cycle Wait Select
24
28
read-write
8
0x10
0-7
CS%sWCR2
CS%s Wait Control Register 2
0x0008
32
read-write
0x00000007
0xffffffff
CSROFF
Read-Access CS Extension Cycle Select
0
2
read-write
CSWOFF
Write-Access CS Extension Cycle Select
4
6
read-write
WDOFF
Write Data Output Extension Cycle Select
8
10
read-write
AWAIT
Address Cycle Wait Select
12
13
read-write
RDON
RD Assert Wait Select
16
18
read-write
WRON
WR Assert Wait Select
20
22
read-write
WDON
Write Data Output Wait Select
24
26
read-write
CSON
CS Assert Wait Select
28
30
read-write
8
0x10
0-7
CS%sCR
CS%s Control Register
0x0802
16
read-write
0x0000
0xffff
EXENB
Operation Enable
0
0
read-write
0
Operation is disabled.
#0
1
Operation is enabled.
#1
BSIZE
External Bus Width Select
4
5
read-write
00
A 16-bit bus space is selected.
#00
10
An 8-bit bus space is selected.
#10
Others
Setting prohibited
true
EMODE
Endian Mode
8
8
read-write
0
Little-endian
#0
1
Big-endian
#1
MPXEN
Address/Data Multiplexed I/O Interface Select
12
12
read-write
0
Separate bus interface is selected for area n.
#0
1
Address/data multiplexed I/O interface is selected for area n.
#1
8
0x10
0-7
CS%sREC
CS%s Recovery Cycle Register
0x080A
16
read-write
0x0000
0xffff
RRCV
Read Recovery
0
3
read-write
0x0
No recovery cycle is inserted.
0x0
Others
RRCV[3:0] clock cycles are inserted for read recovery.
true
WRCV
Write Recovery
8
11
read-write
0x0
No recovery cycle is inserted.
0x0
Others
WRCV[3:0] clock cycles are inserted for write recovery.
true
CSRECEN
CS Recovery Cycle Insertion Enable Register
0x0880
16
read-write
0x3e3e
0xffff
RCVEN0
Separate Bus Recovery Cycle Insertion Enable 0
0
0
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVEN1
Separate Bus Recovery Cycle Insertion Enable 1
1
1
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVEN2
Separate Bus Recovery Cycle Insertion Enable 2
2
2
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVEN3
Separate Bus Recovery Cycle Insertion Enable 3
3
3
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVEN4
Separate Bus Recovery Cycle Insertion Enable 4
4
4
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVEN5
Separate Bus Recovery Cycle Insertion Enable 5
5
5
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVEN6
Separate Bus Recovery Cycle Insertion Enable 6
6
6
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVEN7
Separate Bus Recovery Cycle Insertion Enable 7
7
7
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVENM0
Multiplexed Bus Recovery Cycle Insertion Enable 0
8
8
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVENM1
Multiplexed Bus Recovery Cycle Insertion Enable 1
9
9
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVENM2
Multiplexed Bus Recovery Cycle Insertion Enable 2
10
10
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVENM3
Multiplexed Bus Recovery Cycle Insertion Enable 3
11
11
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVENM4
Multiplexed Bus Recovery Cycle Insertion Enable 4
12
12
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVENM5
Multiplexed Bus Recovery Cycle Insertion Enable 5
13
13
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVENM6
Multiplexed Bus Recovery Cycle Insertion Enable 6
14
14
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
RCVENM7
Multiplexed Bus Recovery Cycle Insertion Enable 7
15
15
read-write
0
Recovery cycle insertion is disabled.
#0
1
Recovery cycle insertion is enabled.
#1
BUSSCNTFHBIU
Slave Bus Control Register
0x1100
16
read-write
0x0000
0xffff
ARBS
Arbitration Select for three masters
0
1
read-write
00
EDMAC > DMAC/DTC > CPU
#00
01
Setting prohibited
#01
10
(EDMAC ↔ DMAC/DTC) > CPU
#10
11
(EDMAC ↔ DMAC/DTC) ↔ CPU
#11
BUSSCNTFLBIU
Slave Bus Control Register
0x1104
16
read-write
0x0000
0xffff
ARBS
Arbitration Select for three masters
0
1
read-write
00
EDMAC > DMAC/DTC > CPU
#00
01
Setting prohibited
#01
10
(EDMAC ↔ DMAC/DTC) > CPU
#10
11
(EDMAC ↔ DMAC/DTC) ↔ CPU
#11
BUSSCNTS0BIU
Slave Bus Control Register
0x1110
16
read-write
0x0000
0xffff
ARBS
Arbitration Select for three masters
0
1
read-write
00
EDMAC > DMAC/DTC > CPU
#00
01
Setting prohibited
#01
10
(EDMAC ↔ DMAC/DTC) > CPU
#10
11
(EDMAC ↔ DMAC/DTC) ↔ CPU
#11
BUSSCNTPSBIU
Slave Bus Control Register
0x1120
16
read-write
0x0000
0xffff
ARBS
Arbitration Select for two masters
0
0
read-write
0
DMAC/DTC > CPU
#0
1
DMAC/DTC ↔ CPU
#1
BUSSCNTPLBIU
Slave Bus Control Register
0x1130
16
read-write
0x0000
0xffff
ARBS
Arbitration Select for two masters
0
0
read-write
0
DMAC/DTC > CPU
#0
1
DMAC/DTC ↔ CPU
#1
BUSSCNTPHBIU
Slave Bus Control Register
0x1134
16
read-write
0x0000
0xffff
ARBS
Arbitration Select for two masters
0
0
read-write
0
DMAC/DTC > CPU
#0
1
DMAC/DTC ↔ CPU
#1
BUSSCNTEQBIU
Slave Bus Control Register
0x1140
16
read-write
0x0000
0xffff
ARBS
Arbitration Select for three masters
0
1
read-write
00
EDMAC > DMAC/DTC > CPU
#00
01
Setting prohibited
#01
10
(EDMAC ↔ DMAC/DTC) > CPU
#10
11
(EDMAC ↔ DMAC/DTC) ↔ CPU
#11
BUSSCNTEOBIU
Slave Bus Control Register
0x1144
16
read-write
0x0000
0xffff
ARBS
Arbitration Select for three masters
0
1
read-write
00
EDMAC > DMAC/DTC > CPU
#00
01
Setting prohibited
#01
10
(EDMAC ↔ DMAC/DTC) > CPU
#10
11
(EDMAC ↔ DMAC/DTC) ↔ CPU
#11
BUSSCNTECBIU
Slave Bus Control Register
0x1148
16
read-write
0x0000
0xffff
ARBS
Arbitration Select for three masters
0
1
read-write
00
EDMAC > DMAC/DTC > CPU
#00
01
Setting prohibited
#01
10
(EDMAC ↔ DMAC/DTC) > CPU
#10
11
(EDMAC ↔ DMAC/DTC) ↔ CPU
#11
4
0x10
1-4
BUS%sERRADD
BUS Error Address Register
0x1800
32
read-only
0x00000000
0xffffffff
BERAD
Bus Error Address
0
31
read-only
4
0x10
1-4
BUS%sERRRW
BUS Error Read Write Register
0x1804
8
read-write
0x00
0xff
RWSTAT
Error Access Read/Write Status
0
0
read-only
0
Read access
#0
1
Write access
#1
4
0x10
1-4
BTZF%sERRADD
BUS TZF Error Address Register
0x1900
32
read-only
0x00000000
0xffffffff
BTZFERAD
Bus TrustZone Filter Error Address
0
31
read-only
4
0x10
1-4
BTZF%sERRRW
BUS TZF Error Read Write Register
0x1904
8
read-write
0x00
0xff
TRWSTAT
TrustZone filter error access Read/Write Status
0
0
read-only
0
Read access
#0
1
Write access
#1
4
0x10
1-4
BUS%sERRSTAT
BUS Error Status Register %s
0x1A00
8
read-only
0x00
0xff
SLERRSTAT
Slave bus Error Status
0
0
read-only
0
No error occurred
#0
1
Error occurred
#1
STERRSTAT
Slave TrustZone filter Error Status
1
1
read-only
0
No error occurred
#0
1
Error occurred
#1
MMERRSTAT
Master MPU Error Status
3
3
read-only
0
No error occurred
#0
1
Error occurred
#1
ILERRSTAT
Illegal address access Error Status
4
4
read-only
0
No error occurred
#0
1
Error occurred
#1
4
0x10
1-4
BUS%sERRCLR
BUS Error Clear Register %s
0x1A08
8
read-write
0x00
0xff
SLERRCLR
Slave bus Error Clear
0
0
read-write
STERRCLR
Slave TrustZone filter Error Clear
1
1
read-write
MMERRCLR
Master MPU Error Clear
3
3
read-write
ILERRCLR
Illegal Address Access Error Clear
4
4
read-write
DMACDTCERRSTAT
DMAC/DTC Error Status Register
0x1A24
8
read-only
0x00
0xff
MTERRSTAT
Master TrustZone Filter Error Status
0
0
read-only
0
No error occurred
#0
1
Error occurred
#1
DMACDTCERRCLR
DMAC/DTC Error Clear Register
0x1A2C
8
read-write
0x00
0xff
MTERRCLR
Master TrustZone filter Error Clear
0
0
read-write
DMAC0
Direct memory access controller 0
0x40005000
0x00
18
registers
0x13
3
registers
0x18
7
registers
0x20
17
registers
DMSAR
DMA Source Address Register
0x00
32
read-write
0x00000000
0xffffffff
DMDAR
DMA Destination Address Register
0x04
32
read-write
0x00000000
0xffffffff
DMCRA
DMA Transfer Count Register
0x08
32
read-write
0x00000000
0xffffffff
DMCRAL
Lower bits of transfer count
0
15
read-write
DMCRAH
Upper bits of transfer count
16
25
read-write
DMCRB
DMA Block Transfer Count Register
0x0C
32
read-write
0x00000000
0xffffffff
DMCRBL
Functions as a number of block, repeat or repeat-block transfer counter.
0
15
read-write
DMCRBH
Specifies the number of block, repeat or repeat-block transfer operations.
16
31
read-write
DMTMD
DMA Transfer Mode Register
0x10
16
read-write
0x0000
0xffff
DCTG
Transfer Request Source Select
0
1
read-write
00
Software request
#00
01
Hardware request
#01
10
Setting prohibited
#10
11
Setting prohibited
#11
SZ
Transfer Data Size Select
8
9
read-write
00
8 bits
#00
01
16 bits
#01
10
32 bits
#10
11
Setting prohibited
#11
TKP
Transfer Keeping
10
10
read-write
0
Transfer is stopped by completion of specified total number of transfer operations.
#0
1
Transfer is not stopped by completion of specified total number of transfer operations (free-running).
#1
DTS
Repeat Area Select
12
13
read-write
00
The destination is specified as the repeat area or block area.
#00
01
The source is specified as the repeat area or block area.
#01
10
The repeat area or block area is not specified.
#10
11
Setting prohibited.
#11
MD
Transfer Mode Select
14
15
read-write
00
Normal transfer
#00
01
Repeat transfer
#01
10
Block transfer
#10
11
Repeat-block transfer
#11
DMINT
DMA Interrupt Setting Register
0x13
8
read-write
0x00
0xff
DARIE
Destination Address Extended Repeat Area Overflow Interrupt Enable
0
0
read-write
0
Disables an interrupt request for an extended repeat area overflow on the destination address.
#0
1
Enables an interrupt request for an extended repeat area overflow on the destination address.
#1
SARIE
Source Address Extended Repeat Area Overflow Interrupt Enable
1
1
read-write
0
Disables an interrupt request for an extended repeat area overflow on the source address.
#0
1
Enables an interrupt request for an extended repeat area overflow on the source address.
#1
RPTIE
Repeat Size End Interrupt Enable
2
2
read-write
0
Disables the repeat size end interrupt request.
#0
1
Enables the repeat size end interrupt request.
#1
ESIE
Transfer Escape End Interrupt Enable
3
3
read-write
0
Disables the transfer escape end interrupt request.
#0
1
Enables the transfer escape end interrupt request.
#1
DTIE
Transfer End Interrupt Enable
4
4
read-write
0
Disables the transfer end interrupt request.
#0
1
Enables the transfer end interrupt request.
#1
DMAMD
DMA Address Mode Register
0x14
16
read-write
0x0000
0xffff
DARA
Destination Address Extended Repeat Area
0
4
read-write
DADR
Destination Address Update Select After Reload
5
5
read-write
0
Only reloading.
#0
1
Add index after reloading.
#1
DM
Destination Address Update Mode
6
7
read-write
00
Destination address is fixed.
#00
01
Offset addition.
#01
10
Destination address is incremented.
#10
11
Destination address is decremented.
#11
SARA
Source Address Extended Repeat Area
8
12
read-write
SADR
Source Address Update Select After Reload
13
13
read-write
0
Only reloading.
#0
1
Add index after reloading.
#1
SM
Source Address Update Mode
14
15
read-write
00
Source address is fixed.
#00
01
Offset addition.
#01
10
Source address is incremented.
#10
11
Source address is decremented.
#11
DMOFR
DMA Offset Register
0x18
32
read-write
0x00000000
0xffffffff
DMCNT
DMA Transfer Enable Register
0x1C
8
read-write
0x00
0xff
DTE
DMA Transfer Enable
0
0
read-write
0
Disables DMA transfer.
#0
1
Enables DMA transfer.
#1
DMREQ
DMA Software Start Register
0x1D
8
read-write
0x00
0xff
SWREQ
DMA Software Start
0
0
read-write
0
DMA transfer is not requested.
#0
1
DMA transfer is requested.
#1
CLRS
DMA Software Start Bit Auto Clear Select
4
4
read-write
0
SWREQ bit is cleared after DMA transfer is started by software.
#0
1
SWREQ bit is not cleared after DMA transfer is started by software.
#1
DMSTS
DMA Status Register
0x1E
8
read-write
0x00
0xff
ESIF
Transfer Escape End Interrupt Flag
0
0
read-write
0
A transfer escape end interrupt has not been generated.
#0
1
A transfer escape end interrupt has been generated.
#1
DTIF
Transfer End Interrupt Flag
4
4
read-write
0
A transfer end interrupt has not been generated.
#0
1
A transfer end interrupt has been generated.
#1
ACT
DMAC Active Flag
7
7
read-only
0
DMAC is in the idle state.
#0
1
DMAC is operating.
#1
DMSRR
DMA Source Reload Address Register
0x20
32
read-write
0x00000000
0xffffffff
DMDRR
DMA Destination Reload Address Register
0x24
32
read-write
0x00000000
0xffffffff
DMSBS
DMA Source Buffer Size Register
0x28
32
read-write
0x00000000
0xffffffff
DMSBSL
Functions as data transfer counter in repeat-block transfer mode
0
15
read-write
DMSBSH
Specifies the repeat-area size in repeat-block transfer mode
16
31
read-write
DMDBS
DMA Destination Buffer Size Register
0x2C
32
read-write
0x00000000
0xffffffff
DMDBSL
Functions as data transfer counter in repeat-block transfer mode.
0
15
read-write
DMDBSH
Specifies the repeat-area size in repeat-block transfer mode.
16
31
read-write
DMBWR
DMA Bufferable Write Enable Register
0x30
8
read-write
0x00
0xff
BWE
Bufferable Write Enable
0
0
read-write
0
Disables Bufferable Write
#0
1
Enables Bufferable Write
#1
DMAC1
Direct memory access controller 1
0x40005040
DMAC2
Direct memory access controller 2
0x40005080
DMAC3
Direct memory access controller 3
0x400050C0
DMAC4
Direct memory access controller 4
0x40005100
DMAC5
Direct memory access controller 5
0x40005140
DMAC6
Direct memory access controller 6
0x40005180
DMAC7
Direct memory access controller 7
0x400051C0
DMA
DMAC Module Activation
0x40005200
0x00
1
registers
0x40
4
registers
DMAST
DMA Module Activation Register
0x00
8
read-write
0x00
0xff
DMST
DMAC Operation Enable
0
0
read-write
0
DMAC activation is disabled.
#0
1
DMAC activation is enabled.
#1
DMECHR
DMAC Error Channel Register
0x40
32
read-write
0x00000000
0xffffffff
DMECH
DMAC Error channel
0
2
read-only
DMECHSAM
DMAC Error channel Security Attribution Monitor
8
8
read-only
0
secure channel
#0
1
non-secure channel
#1
DMESTA
DMAC Error Status
16
16
read-write
0
No DMA transfer error occurred
#0
1
DMA transfer error occurred
#1
DTC
Data Transfer Controller
0x40005400
0x00
1
registers
0x04
4
registers
0x0C
1
registers
0x0E
3
registers
0x14
4
registers
0x20
4
registers
DTCCR
DTC Control Register
0x00
8
read-write
0x08
0xff
RRS
DTC Transfer Information Read Skip Enable
4
4
read-write
0
Transfer information read is not skipped
#0
1
Transfer information read is skipped when vector numbers match
#1
DTCVBR
DTC Vector Base Register
0x04
32
read-write
0x00000000
0xffffffff
DTCST
DTC Module Start Register
0x0C
8
read-write
0x00
0xff
DTCST
DTC Module Start
0
0
read-write
0
DTC module stopped.
#0
1
DTC module started.
#1
DTCSTS
DTC Status Register
0x0E
16
read-only
0x0000
0xffff
VECN
DTC-Activating Vector Number Monitoring
0
7
read-only
ACT
DTC Active Flag
15
15
read-only
0
DTC transfer operation is not in progress.
#0
1
DTC transfer operation is in progress.
#1
DTCCR_SEC
DTC Control Register for secure Region
0x10
8
read-write
0x08
0xff
RRS
DTC Transfer Information Read Skip Enable for Secure
4
4
read-write
0
Transfer information read is not skipped.
#0
1
Transfer information read is skipped when vector numbers match.
#1
DTCVBR_SEC
DTC Vector Base Register for secure Region
0x14
32
read-write
0x00000000
0xffffffff
DTEVR
DTC Error Vector Register
0x20
32
read-write
0x00000000
0xffffffff
DTEV
DTC Error Vector Number
0
7
read-only
DTEVSAM
DTC Error Vector Number SA Monitor
8
8
read-only
0
Secure vector number
#0
1
Non-Secure vector number
#1
DTESTA
DTC Error Status Flag
16
16
read-write
0
No DTC transfer error occurred
#0
1
DTC transfer error occurred
#1
ICU
Interrupt Controller
0x40006000
0x00
16
registers
0x100
1
registers
0x120
2
registers
0x130
2
registers
0x140
2
registers
0x1A0
8
registers
0x200
2
registers
0x280
32
registers
0x300
384
registers
IEL0
ICU Interrupt 0
0
IEL1
ICU Interrupt 1
1
IEL2
ICU Interrupt 2
2
IEL3
ICU Interrupt 3
3
IEL4
ICU Interrupt 4
4
IEL5
ICU Interrupt 5
5
IEL6
ICU Interrupt 6
6
IEL7
ICU Interrupt 7
7
IEL8
ICU Interrupt 8
8
IEL9
ICU Interrupt 9
9
IEL10
ICU Interrupt 10
10
IEL11
ICU Interrupt 11
11
IEL12
ICU Interrupt 12
12
IEL13
ICU Interrupt 13
13
IEL14
ICU Interrupt 14
14
IEL15
ICU Interrupt 15
15
IEL16
ICU Interrupt 16
16
IEL17
ICU Interrupt 17
17
IEL18
ICU Interrupt 18
18
IEL19
ICU Interrupt 19
19
IEL20
ICU Interrupt 20
20
IEL21
ICU Interrupt 21
21
IEL22
ICU Interrupt 22
22
IEL23
ICU Interrupt 23
23
IEL24
ICU Interrupt 24
24
IEL25
ICU Interrupt 25
25
IEL26
ICU Interrupt 26
26
IEL27
ICU Interrupt 27
27
IEL28
ICU Interrupt 28
28
IEL29
ICU Interrupt 29
29
IEL30
ICU Interrupt 30
30
IEL31
ICU Interrupt 31
31
IEL32
ICU Interrupt 32
32
IEL33
ICU Interrupt 33
33
IEL34
ICU Interrupt 34
34
IEL35
ICU Interrupt 35
35
IEL36
ICU Interrupt 36
36
IEL37
ICU Interrupt 37
37
IEL38
ICU Interrupt 38
38
IEL39
ICU Interrupt 39
39
IEL40
ICU Interrupt 40
40
IEL41
ICU Interrupt 41
41
IEL42
ICU Interrupt 42
42
IEL43
ICU Interrupt 43
43
IEL44
ICU Interrupt 44
44
IEL45
ICU Interrupt 45
45
IEL46
ICU Interrupt 46
46
IEL47
ICU Interrupt 47
47
IEL48
ICU Interrupt 48
48
IEL49
ICU Interrupt 49
49
IEL50
ICU Interrupt 50
50
IEL51
ICU Interrupt 51
51
IEL52
ICU Interrupt 52
52
IEL53
ICU Interrupt 53
53
IEL54
ICU Interrupt 54
54
IEL55
ICU Interrupt 55
55
IEL56
ICU Interrupt 56
56
IEL57
ICU Interrupt 57
57
IEL58
ICU Interrupt 58
58
IEL59
ICU Interrupt 59
59
IEL60
ICU Interrupt 60
60
IEL61
ICU Interrupt 61
61
IEL62
ICU Interrupt 62
62
IEL63
ICU Interrupt 63
63
IEL64
ICU Interrupt 64
64
IEL65
ICU Interrupt 65
65
IEL66
ICU Interrupt 66
66
IEL67
ICU Interrupt 67
67
IEL68
ICU Interrupt 68
68
IEL69
ICU Interrupt 69
69
IEL70
ICU Interrupt 70
70
IEL71
ICU Interrupt 71
71
IEL72
ICU Interrupt 72
72
IEL73
ICU Interrupt 73
73
IEL74
ICU Interrupt 74
74
IEL75
ICU Interrupt 75
75
IEL76
ICU Interrupt 76
76
IEL77
ICU Interrupt 77
77
IEL78
ICU Interrupt 78
78
IEL79
ICU Interrupt 79
79
IEL80
ICU Interrupt 80
80
IEL81
ICU Interrupt 81
81
IEL82
ICU Interrupt 82
82
IEL83
ICU Interrupt 83
83
IEL84
ICU Interrupt 84
84
IEL85
ICU Interrupt 85
85
IEL86
ICU Interrupt 86
86
IEL87
ICU Interrupt 87
87
IEL88
ICU Interrupt 88
88
IEL89
ICU Interrupt 89
89
IEL90
ICU Interrupt 90
90
IEL91
ICU Interrupt 91
91
IEL92
ICU Interrupt 92
92
IEL93
ICU Interrupt 93
93
IEL94
ICU Interrupt 94
94
IEL95
ICU Interrupt 95
95
16
0x1
0-15
IRQCR%s
IRQ Control Register %s
0x000
8
read-write
0x00
0xff
IRQMD
IRQi Detection Sense Select
0
1
read-write
00
Falling edge
#00
01
Rising edge
#01
10
Rising and falling edges
#10
11
Low level
#11
FCLKSEL
IRQi Digital Filter Sampling Clock Select
4
5
read-write
00
PCLKB
#00
01
PCLKB/8
#01
10
PCLKB/32
#10
11
PCLKB/64
#11
FLTEN
IRQi Digital Filter Enable
7
7
read-write
0
Digital filter is disabled
#0
1
Digital filter is enabled.
#1
NMICR
NMI Pin Interrupt Control Register
0x100
8
read-write
0x00
0xff
NMIMD
NMI Detection Set
0
0
read-write
0
Falling edge
#0
1
Rising edge
#1
NFCLKSEL
NMI Digital Filter Sampling Clock Select
4
5
read-write
00
PCLKB
#00
01
PCLKB/8
#01
10
PCLKB/32
#10
11
PCLKB/64
#11
NFLTEN
NMI Digital Filter Enable
7
7
read-write
0
Disabled.
#0
1
Enabled.
#1
NMIER
Non-Maskable Interrupt Enable Register
0x120
16
read-write
0x0000
0xffff
IWDTEN
IWDT Underflow/Refresh Error Interrupt Enable
0
0
read-write
0
Disabled
#0
1
Enabled.
#1
WDTEN
WDT Underflow/Refresh Error Interrupt Enable
1
1
read-write
0
Disabled
#0
1
Enabled
#1
LVD1EN
Voltage monitor 1 Interrupt Enable
2
2
read-write
0
Disabled
#0
1
Enabled
#1
LVD2EN
Voltage monitor 2 Interrupt Enable
3
3
read-write
0
Disabled
#0
1
Enabled
#1
OSTEN
Main Clock Oscillation Stop Detection Interrupt Enable
6
6
read-write
0
Disabled
#0
1
Enabled
#1
NMIEN
NMI Pin Interrupt Enable
7
7
read-write
0
Disabled
#0
1
Enabled
#1
RPEEN
SRAM Parity Error Interrupt Enable
8
8
read-write
0
Disabled
#0
1
Enabled
#1
RECCEN
SRAM ECC Error Interrupt Enable
9
9
read-write
0
Disabled
#0
1
Enabled
#1
BUSMEN
Bus Master MPU Error Interrupt Enable
11
11
read-write
0
Disabled
#0
1
Enabled
#1
TZFEN
13
13
read-write
0
Disabled
#0
1
Enabled
#1
CPEEN
15
15
read-write
0
Disabled
#0
1
Enabled
#1
NMICLR
Non-Maskable Interrupt Status Clear Register
0x130
16
read-write
0x0000
0xffff
IWDTCLR
IWDT Underflow/Refresh Error Interrupt Status Flag Clear
0
0
read-write
0
No effect
#0
1
Clear the NMISR.IWDTST flag
#1
WDTCLR
WDT Underflow/Refresh Error Interrupt Status Flag Clear
1
1
read-write
0
No effect
#0
1
Clear the NMISR.WDTST flag
#1
LVD1CLR
Voltage Monitor 1 Interrupt Status Flag Clear
2
2
read-write
0
No effect
#0
1
Clear the NMISR.LVD1ST flag
#1
LVD2CLR
Voltage Monitor 2 Interrupt Status Flag Clear
3
3
read-write
0
No effect
#0
1
Clear the NMISR.LVD2ST flag.
#1
OSTCLR
Oscillation Stop Detection Interrupt Status Flag Clear
6
6
read-write
0
No effect
#0
1
Clear the NMISR.OSTST flag
#1
NMICLR
NMI Pin Interrupt Status Flag Clear
7
7
read-write
0
No effect
#0
1
Clear the NMISR.NMIST flag
#1
RPECLR
SRAM Parity Error Interrupt Status Flag Clear
8
8
read-write
0
No effect
#0
1
Clear the NMISR.RPEST flag
#1
RECCCLR
SRAM ECC Error Interrupt Status Flag Clear
9
9
read-write
0
No effect
#0
1
Clear the NMISR.RECCST flag
#1
BUSMCLR
Bus Master MPU Error Interrupt Status Flag Clear
11
11
read-write
0
No effect
#0
1
Clear the NMISR.BUSMST flag
#1
TZFCLR
13
13
read-write
0
No effect
#0
1
Clear the NMISR.TZFCLR flag
#1
CPECLR
15
15
read-write
0
No effect
#0
1
Clear the NMISR.CPECLR flag
#1
NMISR
Non-Maskable Interrupt Status Register
0x140
16
read-only
0x0000
0xffff
IWDTST
IWDT Underflow/Refresh Error Interrupt Status Flag
0
0
read-only
0
Interrupt not requested
#0
1
Interrupt requested
#1
WDTST
WDT Underflow/Refresh Error Interrupt Status Flag
1
1
read-only
0
Interrupt not requested
#0
1
Interrupt requested
#1
LVD1ST
Voltage Monitor 1 Interrupt Status Flag
2
2
read-only
0
Interrupt not requested
#0
1
Interrupt requested
#1
LVD2ST
Voltage Monitor 2 Interrupt Status Flag
3
3
read-only
0
Interrupt not requested
#0
1
Interrupt requested
#1
OSTST
Main Clock Oscillation Stop Detection Interrupt Status Flag
6
6
read-only
0
Interrupt not requested for main clock oscillation stop
#0
1
Interrupt requested for main clock oscillation stop
#1
NMIST
NMI Pin Interrupt Status Flag
7
7
read-only
0
Interrupt not requested
#0
1
Interrupt requested
#1
RPEST
SRAM Parity Error Interrupt Status Flag
8
8
read-only
0
Interrupt not requested
#0
1
Interrupt requested
#1
RECCST
SRAM ECC Error Interrupt Status Flag
9
9
read-only
0
Interrupt not requested
#0
1
Interrupt requested
#1
BUSMST
Bus Master MPU Error Interrupt Status Flag
11
11
read-only
0
Interrupt not requested
#0
1
Interrupt requested
#1
TZFST
13
13
read-only
0
Interrupt not requested
#0
1
Interrupt requested
#1
CPEST
15
15
read-only
0
Interrupt not requested
#0
1
Interrupt requested
#1
WUPEN0
Wake Up Interrupt Enable Register 0
0x1A0
32
read-write
0x00000000
0xffffffff
IRQWUPEN
IRQn Interrupt Software Standby/Snooze Mode Returns Enable bit (n = 0 to 15)
0
15
read-write
0
Software Standby/Snooze Mode returns by IRQn interrupt is disabled
#0
1
Software Standby/Snooze Mode returns by IRQn interrupt is enabled
#1
IWDTWUPEN
IWDT Interrupt Software Standby/Snooze Mode Returns Enable bit
16
16
read-write
0
Software Standby/Snooze Mode returns by IWDT interrupt is disabled
#0
1
Software Standby/Snooze Mode returns by IWDT interrupt is enabled
#1
LVD1WUPEN
LVD1 Interrupt Software Standby/Snooze Mode Returns Enable bit
18
18
read-write
0
Software Standby/Snooze Mode returns by LVD1 interrupt is disabled
#0
1
Software Standby/Snooze Mode returns by LVD1 interrupt is enabled
#1
LVD2WUPEN
LVD2 Interrupt Software Standby/Snooze Mode Returns Enable bit
19
19
read-write
0
Software Standby/Snooze Mode returns by LVD2 interrupt is disabled
#0
1
Software Standby/Snooze Mode returns by LVD2 interrupt is enabled
#1
RTCALMWUPEN
RTC Alarm Interrupt Software Standby/Snooze Mode Returns Enable bit
24
24
read-write
0
Software Standby/Snooze Mode returns by RTC alarm interrupt is disabled
#0
1
Software Standby/Snooze Mode returns by RTC alarm interrupt is enabled
#1
RTCPRDWUPEN
RTC Period Interrupt Software Standby/Snooze Mode Returns Enable bit
25
25
read-write
0
Software Standby/Snooze Mode returns by RTC period interrupt is disabled
#0
1
Software Standby/Snooze Mode returns by RTC period interrupt is enabled
#1
USBHSWUPEN
USBHS Interrupt Software Standby/Snooze Mode Returns Enable bit
26
26
read-write
0
Software Standby/Snooze Mode returns by USBHS interrupt is disabled
#0
1
Software Standby/Snooze Mode returns by USBHS interrupt is enabled
#1
USBFS0WUPEN
USBFS0 Interrupt Software Standby/Snooze Mode Returns Enable bit
27
27
read-write
0
Software Standby/Snooze Mode returns by USBFS0 interrupt is disabled
#0
1
Software Standby/Snooze Mode returns by USBFS0 interrupt is enabled
#1
AGT1UDWUPEN
AGT1 Underflow Interrupt Software Standby/Snooze Mode Returns Enable bit
28
28
read-write
0
Software Standby/Snooze Mode returns by AGT1 underflow interrupt is disabled
#0
1
Software Standby/Snooze Mode returns by AGT1 underflow interrupt is enabled
#1
AGT1CAWUPEN
AGT1 Compare Match A Interrupt Software Standby/Snooze Mode Returns Enable bit
29
29
read-write
0
Software Standby/Snooze Mode returns by AGT1 compare match A interrupt is disabled
#0
1
Software Standby/Snooze Mode returns by AGT1 compare match A interrupt is enabled
#1
AGT1CBWUPEN
AGT1 Compare Match B Interrupt Software Standby/Snooze Mode Returns Enable bit
30
30
read-write
0
Software Standby/Snooze Mode returns by AGT1 compare match B interrupt is disabled
#0
1
Software Standby/Snooze Mode returns by AGT1 compare match B interrupt is enabled
#1
IIC0WUPEN
IIC0 Address Match Interrupt Software Standby/Snooze Mode Returns Enable bit
31
31
read-write
0
Software Standby/Snooze Mode returns by IIC0 address match interrupt is disabled
#0
1
Software Standby/Snooze Mode returns by IIC0 address match interrupt is enabled
#1
WUPEN1
Wake Up interrupt enable register 1
0x1A4
32
read-write
0x00000000
0xffffffff
AGT3UDWUPEN
AGT3 Underflow Interrupt Software Standby Return Enable bit
0
0
read-write
0
Software standby returns by AGT3 underflow interrupt is disabled
#0
1
Software standby returns by AGT3 underflow interrupt is enabled
#1
AGT3CAWUPEN
AGT3 Compare Match A Interrupt Software Standby Return Enable bit
1
1
read-write
0
Software standby returns by AGT3 compare match A interrupt is disabled
#0
1
Software standby returns by AGT3 compare match A interrupt is enabled
#1
AGT3CBWUPEN
AGT3 Compare Match B Interrupt Software Standby Return Enable bit
2
2
read-write
0
Software standby returns by AGT3 compare match B interrupt is disabled
#0
1
Software standby returns by AGT3 compare match B interrupt is enabled
#1
SELSR0
SYS Event Link Setting Register
0x200
16
read-write
0x0000
0xffff
8
0x4
0-7
DELSR%s
DMAC Event Link Setting Register %s
0x280
32
read-write
0x00000000
0xffffffff
DELS
DMAC Event Link Select
0
8
read-write
0x00
Disable interrupts to the associated DMAC module.
0x00
Others
Event signal number to be linked. For details, see .
true
IR
DMAC Activation Request Status Flag
16
16
read-write
0
No DMAC activation request occurred.
#0
1
DMAC activation request occurred.
#1
96
0x4
0-95
IELSR%s
ICU Event Link Setting Register %s
0x300
32
read-write
0x00000000
0xffffffff
CACHE
CACHE
0x40007000
0x00
12
registers
0x40
12
registers
0x200
8
registers
CCACTL
C-Cache Control Register
0x000
32
read-write
0x00000000
0xffffffff
ENC
C-Cache Enable
0
0
read-write
0
Disable C-cache
#0
1
Enable C-cache
#1
CCAFCT
C-Cache Flush Control Register
0x004
32
read-write
0x00000000
0xffffffff
FC
C-Cache Flush
0
0
read-write
0
No action
#0
1
C-cache line flush (all lines invalidated)
#1
CCALCF
C-Cache Line Configuration Register
0x008
32
read-write
0x00000001
0xffffffff
CC
C-Cache Line Size
0
1
read-write
00
Prohibited
#00
01
Cache line size 32 bytes
#01
10
Cache line size 64 bytes
#10
11
Prohibited
#11
SCACTL
S-Cache Control Register
0x040
32
read-write
0x00000000
0xffffffff
ENS
S-Cache Enable
0
0
read-write
0
Disable S-cache
#0
1
Enable S-cache
#1
SCAFCT
S-Cache Flush Control Register
0x044
32
read-write
0x00000000
0xffffffff
FS
S-Cache Flush
0
0
read-write
0
No action
#0
1
S-cache line flush (all lines invalidated)
#1
SCALCF
S-Cache Line Configuration Register
0x048
32
read-write
0x00000001
0xffffffff
CS
S-Cache Line Size
0
1
read-write
00
Prohibited
#00
01
Cache line size 32 bytes
#01
10
Cache line size 64 bytes
#10
11
Prohibited
#11
CAPOAD
Cache Parity Error Operation After Detection Register
0x200
32
read-write
0x00000000
0xffffffff
OAD
Operation after Detection
0
0
read-write
0
Non-maskable interrupt
#0
1
Reset
#1
CAPRCR
Cache Protection Register
0x204
32
read-write
0x00000000
0xffffffff
PRCR
Register Write Control
0
0
read-write
0
Disable writes to protected registers
#0
1
Enable writes to protected registers
#1
KW
Write key code
1
7
read-write
CPSCU
CPU System Security Control Unit
0x40008000
0x00
4
registers
0x10
8
registers
0x30
8
registers
0x40
16
registers
0x54
4
registers
0x70
12
registers
0x100
8
registers
0x130
8
registers
0x180
4
registers
0x1B0
4
registers
CSAR
Cache Security Attribution Register
0x000
32
read-write
0xffffffff
0xffffffff
CACHESA
Security Attributes of Registers for Cache Control
0
0
read-write
0
Secure
#0
1
Non-secure
#1
CACHELSA
Security Attributes of Registers for Cache Line Configuration
1
1
read-write
0
Secure
#0
1
Non-secure
#1
CACHEESA
Security Attributes of Registers for Cache Error
2
2
read-write
0
Secure
#0
1
Non-secure
#1
SRAMSAR
SRAM Security Attribution Register
0x10
32
read-write
0xffffffff
0xffffffff
SRAMSA0
Security attributes of registers for SRAM Protection
0
0
read-write
0
Secure
#0
1
Non-Secure
#1
SRAMSA1
Security attributes of registers for SRAM Protection 2
1
1
read-write
0
Secure
#0
1
Non-Secure
#1
SRAMSA2
Security attributes of registers for ECC Relation
2
2
read-write
0
Secure
#0
1
Non-Secure
#1
STBRAMSAR
Standby RAM memory Security Attribution Register
0x014
32
read-write
0xfffffff0
0xffffffff
NSBSTBR
Security attributes of each region for Standby RAM
0
3
read-write
0x0
Region7-0 are all Secure.
0x0
0x1
Region7 is Non-secure. Region6-0 are Secure
0x1
0x2
Region7-6 are Non-secure. Region5-0 are Secure.
0x2
0x3
Region7-5 are Non-secure. Region4-0 are Secure.
0x3
0x4
Region7-4 are Non-secure. Region 3-0 are Secure.
0x4
0x5
Region7-3 are Non-secure. Region 2-0 are Secure.
0x5
0x6
Region7-2 are Non-secure. Region 1-0 are Secure.
0x6
0x7
Region7-1 are Non-Secure. Region0 is Secure.
0x7
Others
Region7-0 are all Non-Secure.
true
DTCSAR
DTC Controller Security Attribution Register
0x30
32
read-write
0xffffffff
0xffffffff
DTCSTSA
DTC Security Attribution
0
0
read-write
0
Secure.
#0
1
Non-Secure.
#1
DMACSAR
DMAC Controller Security Attribution Register
0x34
32
read-write
0xffffffff
0xffffffff
DMASTSA
DMAST Security Attribution
0
0
read-write
0
Secure
#0
1
Non-secure
#1
ICUSARA
Interrupt Controller Unit Security Attribution Register A
0x40
32
read-write
0xffffffff
0xffffffff
SAIRQCR00
Security attributes of registers for the IRQCRn register
0
0
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR01
Security attributes of registers for the IRQCRn register
1
1
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR02
Security attributes of registers for the IRQCRn register
2
2
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR03
Security attributes of registers for the IRQCRn register
3
3
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR04
Security attributes of registers for the IRQCRn register
4
4
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR05
Security attributes of registers for the IRQCRn register
5
5
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR06
Security attributes of registers for the IRQCRn register
6
6
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR07
Security attributes of registers for the IRQCRn register
7
7
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR08
Security attributes of registers for the IRQCRn register
8
8
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR09
Security attributes of registers for the IRQCRn register
9
9
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR10
Security attributes of registers for the IRQCRn register
10
10
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR11
Security attributes of registers for the IRQCRn register
11
11
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR12
Security attributes of registers for the IRQCRn register
12
12
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR13
Security attributes of registers for the IRQCRn register
13
13
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR14
Security attributes of registers for the IRQCRn register
14
14
read-write
0
Secure
#0
1
Non-secure
#1
SAIRQCR15
Security attributes of registers for the IRQCRn register
15
15
read-write
0
Secure
#0
1
Non-secure
#1
ICUSARB
Interrupt Controller Unit Security Attribution Register B
0x44
32
read-write
0xffffffff
0xffffffff
SANMI
Security attributes of registers for nonmaskable interrupt
0
0
read-write
0
Secure
#0
1
Non-secure
#1
ICUSARC
Interrupt Controller Unit Security Attribution Register C
0x48
32
read-write
0xffffffff
0xffffffff
SADMAC0
Security attributes of registers for DMAC channel
0
0
read-write
0
Secure
#0
1
Non-secure
#1
SADMAC1
Security attributes of registers for DMAC channel
1
1
read-write
0
Secure
#0
1
Non-secure
#1
SADMAC2
Security attributes of registers for DMAC channel
2
2
read-write
0
Secure
#0
1
Non-secure
#1
SADMAC3
Security attributes of registers for DMAC channel
3
3
read-write
0
Secure
#0
1
Non-secure
#1
SADMAC4
Security attributes of registers for DMAC channel
4
4
read-write
0
Secure
#0
1
Non-secure
#1
SADMAC5
Security attributes of registers for DMAC channel
5
5
read-write
0
Secure
#0
1
Non-secure
#1
SADMAC6
Security attributes of registers for DMAC channel
6
6
read-write
0
Secure
#0
1
Non-secure
#1
SADMAC7
Security attributes of registers for DMAC channel
7
7
read-write
0
Secure
#0
1
Non-secure
#1
ICUSARD
Interrupt Controller Unit Security Attribution Register D
0x4C
32
read-write
0xffffffff
0xffffffff
SASELSR0
Security attributes of registers for SELSR0
0
0
read-write
0
Secure
#0
1
Non-secure
#1
ICUSARF
Interrupt Controller Unit Security Attribution Register F
0x54
32
read-write
0xffffffff
0xffffffff
SAAGT3UDWUP
Security attributes of registers for WUPEN1.b0
0
0
read-write
0
Secure
#0
1
Non-secure
#1
SAAGT3CAWUP
Security attributes of registers for WUPEN1.b1
1
1
read-write
0
Secure
#0
1
Non-secure
#1
SAAGT3CBWUP
Security attributes of registers for WUPEN1.b2
2
2
read-write
0
Secure
#0
1
Non-secure
#1
ICUSARG
Interrupt Controller Unit Security Attribution Register G
0x70
32
read-write
0xffffffff
0xffffffff
SAIELSR00
Security attributes of registers for IELSR31 to IELSR0
0
0
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR01
Security attributes of registers for IELSR31 to IELSR0
1
1
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR02
Security attributes of registers for IELSR31 to IELSR0
2
2
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR03
Security attributes of registers for IELSR31 to IELSR0
3
3
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR04
Security attributes of registers for IELSR31 to IELSR0
4
4
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR05
Security attributes of registers for IELSR31 to IELSR0
5
5
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR06
Security attributes of registers for IELSR31 to IELSR0
6
6
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR07
Security attributes of registers for IELSR31 to IELSR0
7
7
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR08
Security attributes of registers for IELSR31 to IELSR0
8
8
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR09
Security attributes of registers for IELSR31 to IELSR0
9
9
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR10
Security attributes of registers for IELSR31 to IELSR0
10
10
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR11
Security attributes of registers for IELSR31 to IELSR0
11
11
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR12
Security attributes of registers for IELSR31 to IELSR0
12
12
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR13
Security attributes of registers for IELSR31 to IELSR0
13
13
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR14
Security attributes of registers for IELSR31 to IELSR0
14
14
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR15
Security attributes of registers for IELSR31 to IELSR0
15
15
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR16
Security attributes of registers for IELSR31 to IELSR0
16
16
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR17
Security attributes of registers for IELSR31 to IELSR0
17
17
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR18
Security attributes of registers for IELSR31 to IELSR0
18
18
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR19
Security attributes of registers for IELSR31 to IELSR0
19
19
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR20
Security attributes of registers for IELSR31 to IELSR0
20
20
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR21
Security attributes of registers for IELSR31 to IELSR0
21
21
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR22
Security attributes of registers for IELSR31 to IELSR0
22
22
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR23
Security attributes of registers for IELSR31 to IELSR0
23
23
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR24
Security attributes of registers for IELSR31 to IELSR0
24
24
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR25
Security attributes of registers for IELSR31 to IELSR0
25
25
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR26
Security attributes of registers for IELSR31 to IELSR0
26
26
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR27
Security attributes of registers for IELSR31 to IELSR0
27
27
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR28
Security attributes of registers for IELSR31 to IELSR0
28
28
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR29
Security attributes of registers for IELSR31 to IELSR0
29
29
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR30
Security attributes of registers for IELSR31 to IELSR0
30
30
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR31
Security attributes of registers for IELSR31 to IELSR0
31
31
read-write
0
Secure
#0
1
Non-secure
#1
ICUSARH
Interrupt Controller Unit Security Attribution Register H
0x74
32
read-write
0xffffffff
0xffffffff
SAIELSR32
Security attributes of registers for IELSR63 to IELSR32
0
0
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR33
Security attributes of registers for IELSR63 to IELSR32
1
1
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR34
Security attributes of registers for IELSR63 to IELSR32
2
2
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR35
Security attributes of registers for IELSR63 to IELSR32
3
3
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR36
Security attributes of registers for IELSR63 to IELSR32
4
4
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR37
Security attributes of registers for IELSR63 to IELSR32
5
5
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR38
Security attributes of registers for IELSR63 to IELSR32
6
6
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR39
Security attributes of registers for IELSR63 to IELSR32
7
7
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR40
Security attributes of registers for IELSR63 to IELSR32
8
8
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR41
Security attributes of registers for IELSR63 to IELSR32
9
9
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR42
Security attributes of registers for IELSR63 to IELSR32
10
10
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR43
Security attributes of registers for IELSR63 to IELSR32
11
11
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR44
Security attributes of registers for IELSR63 to IELSR32
12
12
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR45
Security attributes of registers for IELSR63 to IELSR32
13
13
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR46
Security attributes of registers for IELSR63 to IELSR32
14
14
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR47
Security attributes of registers for IELSR63 to IELSR32
15
15
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR48
Security attributes of registers for IELSR63 to IELSR32
16
16
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR49
Security attributes of registers for IELSR63 to IELSR32
17
17
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR50
Security attributes of registers for IELSR63 to IELSR32
18
18
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR51
Security attributes of registers for IELSR63 to IELSR32
19
19
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR52
Security attributes of registers for IELSR63 to IELSR32
20
20
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR53
Security attributes of registers for IELSR63 to IELSR32
21
21
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR54
Security attributes of registers for IELSR63 to IELSR32
22
22
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR55
Security attributes of registers for IELSR63 to IELSR32
23
23
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR56
Security attributes of registers for IELSR63 to IELSR32
24
24
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR57
Security attributes of registers for IELSR63 to IELSR32
25
25
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR58
Security attributes of registers for IELSR63 to IELSR32
26
26
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR59
Security attributes of registers for IELSR63 to IELSR32
27
27
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR60
Security attributes of registers for IELSR63 to IELSR32
28
28
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR61
Security attributes of registers for IELSR63 to IELSR32
29
29
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR62
Security attributes of registers for IELSR63 to IELSR32
30
30
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR63
Security attributes of registers for IELSR63 to IELSR32
31
31
read-write
0
Secure
#0
1
Non-secure
#1
ICUSARI
Interrupt Controller Unit Security Attribution Register I
0x78
32
read-write
0xffffffff
0xffffffff
SAIELSR64
Security attributes of registers for IELSR95 to IELSR64
0
0
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR65
Security attributes of registers for IELSR95 to IELSR64
1
1
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR66
Security attributes of registers for IELSR95 to IELSR64
2
2
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR67
Security attributes of registers for IELSR95 to IELSR64
3
3
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR68
Security attributes of registers for IELSR95 to IELSR64
4
4
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR69
Security attributes of registers for IELSR95 to IELSR64
5
5
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR70
Security attributes of registers for IELSR95 to IELSR64
6
6
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR71
Security attributes of registers for IELSR95 to IELSR64
7
7
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR72
Security attributes of registers for IELSR95 to IELSR64
8
8
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR73
Security attributes of registers for IELSR95 to IELSR64
9
9
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR74
Security attributes of registers for IELSR95 to IELSR64
10
10
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR75
Security attributes of registers for IELSR95 to IELSR64
11
11
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR76
Security attributes of registers for IELSR95 to IELSR64
12
12
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR77
Security attributes of registers for IELSR95 to IELSR64
13
13
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR78
Security attributes of registers for IELSR95 to IELSR64
14
14
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR79
Security attributes of registers for IELSR95 to IELSR64
15
15
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR80
Security attributes of registers for IELSR95 to IELSR64
16
16
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR81
Security attributes of registers for IELSR95 to IELSR64
17
17
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR82
Security attributes of registers for IELSR95 to IELSR64
18
18
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR83
Security attributes of registers for IELSR95 to IELSR64
19
19
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR84
Security attributes of registers for IELSR95 to IELSR64
20
20
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR85
Security attributes of registers for IELSR95 to IELSR64
21
21
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR86
Security attributes of registers for IELSR95 to IELSR64
22
22
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR87
Security attributes of registers for IELSR95 to IELSR64
23
23
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR88
Security attributes of registers for IELSR95 to IELSR64
24
24
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR89
Security attributes of registers for IELSR95 to IELSR64
25
25
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR90
Security attributes of registers for IELSR95 to IELSR64
26
26
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR91
Security attributes of registers for IELSR95 to IELSR64
27
27
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR92
Security attributes of registers for IELSR95 to IELSR64
28
28
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR93
Security attributes of registers for IELSR95 to IELSR64
29
29
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR94
Security attributes of registers for IELSR95 to IELSR64
30
30
read-write
0
Secure
#0
1
Non-secure
#1
SAIELSR95
Security attributes of registers for IELSR95 to IELSR64
31
31
read-write
0
Secure
#0
1
Non-secure
#1
BUSSARA
BUS Security Attribution Register A
0x0100
32
read-write
0xffffffff
0xffffffff
BUSSA0
BUS Security Attribution A0
0
0
read-write
0
Secure
#0
1
Non-Secure
#1
BUSSARB
BUS Security Attribution Register B
0x0104
32
read-write
0xffffffff
0xffffffff
BUSSB0
BUS Security Attribution B0
0
0
read-write
0
Secure
#0
1
Non-Secure
#1
MMPUSARA
Master Memory Protection Unit Security Attribution Register A
0x130
32
read-write
0xffffffff
0xffffffff
MMPUASAn
MMPUA Security Attribution (n = 0 to 7)
0
7
read-write
0
Secure
#0
1
Non-Secure
#1
MMPUSARB
Master Memory Protection Unit Security Attribution Register B
0x134
32
read-write
0xffffffff
0xffffffff
MMPUBSA0
MMPUB Security Attribution
0
0
read-write
0
Secure
#0
1
Non-Secure
#1
TZFSAR
TrustZone Filter Security Attribution Register
0x180
32
read-write
0xfffffffe
0xffffffff
TZFSA0
Security attributes of registers for TrustZone Filter
0
0
read-write
0
Secure
#0
1
Non-secure
#1
CPUDSAR
CPU Debug Security Attribution Register
0x1B0
32
read-write
0xfffffffe
0xffffffff
CPUDSA0
CPU Debug Security Attribution 0
0
0
read-write
0
Secure
#0
1
Non-secure
#1
DBG
Debug Function
0x4001B000
0x00
4
registers
0x10
4
registers
DBGSTR
Debug Status Register
0x00
32
read-only
0x00000000
0xffffffff
CDBGPWRUPREQ
Debug power-up request
28
28
read-only
0
OCD is not requesting debug power up
#0
1
OCD is requesting debug power up
#1
CDBGPWRUPACK
Debug power-up acknowledge
29
29
read-only
0
Debug power-up request is not acknowledged
#0
1
Debug power-up request is acknowledged
#1
DBGSTOPCR
Debug Stop Control Register
0x10
32
read-write
0x00000003
0xffffffff
DBGSTOP_IWDT
Mask bit for IWDT reset/interrupt in the OCD run mode
0
0
read-write
0
Enable IWDT reset/interrupt
#0
1
Mask IWDT reset/interrupt and stop IWDT counter
#1
DBGSTOP_WDT
Mask bit for WDT reset/interrupt in the OCD run mode
1
1
read-write
0
Enable WDT reset/interrupt
#0
1
Mask WDT reset/interrupt and stop WDT counter
#1
DBGSTOP_LVD0
Mask bit for LVD0 reset
16
16
read-write
0
Enable LVD0 reset
#0
1
Mask LVD0 reset
#1
DBGSTOP_LVD1
Mask bit for LVD1 reset/interrupt
17
17
read-write
0
Enable LVD1 reset/interrupt
#0
1
Mask LVD1 reset/interrupt
#1
DBGSTOP_LVD2
Mask bit for LVD2 reset/interrupt
18
18
read-write
0
Enable LVD2 reset/interrupt
#0
1
Mask LVD2 reset/interrupt
#1
DBGSTOP_RPER
Mask bit for SRAM parity error reset/interrupt
24
24
read-write
0
Enable SRAM parity error reset/interrupt
#0
1
Mask SRAM parity error reset/interrupt
#1
DBGSTOP_RECCR
Mask bit for SRAM ECC error reset/interrupt
25
25
read-write
0
Enable SRAM ECC error reset/interrupt
#0
1
Mask SRAM ECC error reset/interrupt
#1
DBGSTOP_CPER
Mask bit for Cache SRAM parity error reset/interrupt
31
31
read-write
0
Enable Cache SRAM parity error reset/interrupt
#0
1
Mask Cache SRAM parity error reset/interrupt
#1
FCACHE
SYSTEM/FLASH
0x4001C100
0x00
2
registers
0x04
2
registers
0x1C
1
registers
0x40
2
registers
FCACHEE
Flash Cache Enable Register
0x000
16
read-write
0x0000
0xffff
FCACHEEN
Flash Cache Enable
0
0
read-write
0
FCACHE is disabled
#0
1
FCACHE is enabled
#1
FCACHEIV
Flash Cache Invalidate Register
0x004
16
read-write
0x0000
0xffff
FCACHEIV
Flash Cache Invalidate
0
0
read-write
0
Read: Do not invalidate. Write: The setting is ignored.
#0
1
Invalidate FCACHE is invalidated.
#1
FLWT
Flash Wait Cycle Register
0x01C
8
read-write
0x00
0xff
FLWT
Flash Wait Cycle
0
2
read-write
FSAR
Flash Security Attribution Register
0x040
16
read-write
0xffff
0xffff
FLWTSA
FLWT Security Attribution
0
0
read-write
0
Secure
#0
1
Non-Secure
#1
FCKMHZSA
FCKMHZ Security Attribution
8
8
read-write
0
Secure
#0
1
Non-Secure
#1
SYSC
System Control
0x4001E000
0x0C
2
registers
0x20
4
registers
0x26
1
registers
0x28
3
registers
0x30
1
registers
0x32
1
registers
0x36
1
registers
0x38
5
registers
0x3E
4
registers
0x48
3
registers
0x52
1
registers
0x61
2
registers
0x6C
5
registers
0x74
5
registers
0x88
4
registers
0x92
1
registers
0x94
2
registers
0x98
4
registers
0xA0
1
registers
0xA2
1
registers
0xAA
1
registers
0xC0
2
registers
0xE0
4
registers
0x3C0
20
registers
0x3E0
4
registers
0x3FE
15
registers
0x40E
1
registers
0x410
2
registers
0x413
1
registers
0x416
3
registers
0x41A
2
registers
0x41D
2
registers
0x480
2
registers
0x490
1
registers
0x492
1
registers
0x4BB
1
registers
0x4C0
1
registers
0x500
128
registers
SBYCR
Standby Control Register
0x00C
16
read-write
0x4000
0xffff
OPE
Output Port Enable
14
14
read-write
0
In Software Standby mode or Deep Software Standby mode, set the address bus and other bus control signal to the high-impedance state. In snooze mode, the status of the address bus and bus control signals are same as before entering Software Standby mode.
#0
1
In Software Standby mode or Deep Software Standby mode, address bus and other bus control signal retain the output state.
#1
SSBY
Software Standby Mode Select
15
15
read-write
0
Sleep mode
#0
1
Software Standby mode.
#1
SCKDIVCR
System Clock Division Control Register
0x020
32
read-write
0x22022222
0xffffffff
PCKD
Peripheral Module Clock D (PCLKD) Select
0
2
read-write
000
x 1/1
#000
001
x 1/2
#001
010
x 1/4
#010
011
x 1/8
#011
100
x 1/16
#100
101
x 1/32
#101
110
x 1/64
#110
Others
Setting prohibited.
true
PCKC
Peripheral Module Clock C (PCLKC) Select
4
6
read-write
000
x 1/1
#000
001
x 1/2
#001
010
x 1/4
#010
011
x 1/8
#011
100
x 1/16
#100
101
x 1/32
#101
110
x 1/64
#110
Others
Setting prohibited.
true
PCKB
Peripheral Module Clock B (PCLKB) Select
8
10
read-write
000
x 1/1
#000
001
x 1/2
#001
010
x 1/4
#010
011
x 1/8
#011
100
x 1/16
#100
101
x 1/32
#101
110
x 1/64
#110
Others
Setting prohibited.
true
PCKA
Peripheral Module Clock A (PCLKA) Select
12
14
read-write
000
x 1/1
#000
001
x 1/2
#001
010
x 1/4
#010
011
x 1/8
#011
100
x 1/16
#100
101
x 1/32
#101
110
x 1/64
#110
Others
Setting prohibited.
true
ICK
System Clock (ICLK) Select
24
26
read-write
000
x 1/1
#000
001
x 1/2
#001
010
x 1/4
#010
011
x 1/8
#011
100
x 1/16
#100
101
x 1/32
#101
110
x 1/64
#110
Others
Setting prohibited.
true
FCK
FlashIF Clock (FCLK) Select
28
30
read-write
000
x 1/1
#000
001
x 1/2
#001
010
x 1/4
#010
011
x 1/8
#011
100
x 1/16
#100
101
x 1/32
#101
110
x 1/64
#110
Others
Setting prohibited.
true
SCKSCR
System Clock Source Control Register
0x026
8
read-write
0x01
0xff
CKSEL
Clock Source Select
0
2
read-write
000
HOCO
#000
001
MOCO
#001
010
LOCO
#010
011
Main clock oscillator (MOSC)
#011
100
Sub-clock oscillator (SOSC)
#100
101
PLL
#101
110
Setting prohibited
#110
111
Setting prohibited
#111
PLLCCR
PLL Clock Control Register
0x028
16
read-write
0x1300
0xffff
PLIDIV
PLL Input Frequency Division Ratio Select
0
1
read-write
00
/1
#00
01
/2
#01
10
/3
#10
Others
Setting prohibited.
true
PLSRCSEL
PLL Clock Source Select
4
4
read-write
0
Main clock oscillator
#0
1
HOCO
#1
PLLMUL
PLL Frequency Multiplication Factor Select
8
13
read-write
0x13
0x3B
PLLCR
PLL Control Register
0x02A
8
read-write
0x01
0xff
PLLSTP
PLL Stop Control
0
0
read-write
0
PLL is operating
#0
1
PLL is stopped.
#1
BCKCR
External Bus Clock Control Register
0x030
8
read-write
0x00
0xff
BCLKDIV
BCLK Pin Output Select
0
0
read-write
0
BCLK
#0
1
BCLK ∕ 2.
#1
MOSCCR
Main Clock Oscillator Control Register
0x032
8
read-write
0x01
0xff
MOSTP
Main Clock Oscillator Stop
0
0
read-write
0
Operate the main clock oscillator
#0
1
Stop the main clock oscillator
#1
HOCOCR
High-Speed On-Chip Oscillator Control Register
0x036
8
read-write
0x00
0xfe
HCSTP
HOCO Stop
0
0
read-write
0
Operate the HOCO clock
#0
1
Stop the HOCO clock
#1
MOCOCR
Middle-Speed On-Chip Oscillator Control Register
0x038
8
read-write
0x00
0xff
MCSTP
MOCO Stop
0
0
read-write
0
MOCO clock is operating
#0
1
MOCO clock is stopped
#1
FLLCR1
FLL Control Register1
0x039
8
read-write
0x00
0xff
FLLEN
FLL Enable
0
0
read-write
0
FLL function is disabled
#0
1
FLL function is enabled.
#1
FLLCR2
FLL Control Register2
0x03A
16
read-write
0x0000
0xffff
FLLCNTL
FLL Multiplication Control
0
10
read-write
OSCSF
Oscillation Stabilization Flag Register
0x03C
8
read-only
0x00
0xfe
HOCOSF
HOCO Clock Oscillation Stabilization Flag
0
0
read-only
0
The HOCO clock is stopped or is not yet stable
#0
1
The HOCO clock is stable, so is available for use as the system clock
#1
MOSCSF
Main Clock Oscillation Stabilization Flag
3
3
read-only
0
The main clock oscillator is stopped (MOSTP = 1) or is not yet stable
#0
1
The main clock oscillator is stable, so is available for use as the system clock
#1
PLLSF
PLL Clock Oscillation Stabilization Flag
5
5
read-only
0
The PLL clock is stopped, or oscillation of the PLL clock is not stable yet
#0
1
The PLL clock is stable, so is available for use as the system clock
#1
PLL2SF
PLL2 Clock Oscillation Stabilization Flag
6
6
read-only
0
The PLL2 clock is stopped, or oscillation of the PLL2 clock is not stable yet
#0
1
The PLL2 clock is stable
#1
CKOCR
Clock Out Control Register
0x03E
8
read-write
0x00
0xff
CKOSEL
Clock Out Source Select
0
2
read-write
000
HOCO (value after reset)
#000
001
MOCO
#001
010
LOCO
#010
011
MOSC
#011
100
SOSC
#100
101
Setting prohibited
#101
Others
Setting prohibited
true
CKODIV
Clock Output Frequency Division Ratio
4
6
read-write
000
x 1/1
#000
001
x 1/2
#001
010
x 1/4
#010
011
x 1/8
#011
100
x 1/16
#100
101
x 1/32
#101
110
x 1/64
#110
111
x 1/128
#111
CKOEN
Clock Out Enable
7
7
read-write
0
Disable clock out
#0
1
Enable clock out
#1
TRCKCR
Trace Clock Control Register
0x03F
8
read-write
0x01
0xff
TRCK
Trace Clock operating frequency select
0
3
read-write
0x0
/1
0x0
0x1
/2 (value after reset)
0x1
0x2
/4
0x2
Others
Setting prohibited
true
TRCKEN
Trace Clock operating Enable
7
7
read-write
0
Stop
#0
1
Operation enable
#1
OSTDCR
Oscillation Stop Detection Control Register
0x040
8
read-write
0x00
0xff
OSTDIE
Oscillation Stop Detection Interrupt Enable
0
0
read-write
0
Disable oscillation stop detection interrupt (do not notify the POEG)
#0
1
Enable oscillation stop detection interrupt (notify the POEG)
#1
OSTDE
Oscillation Stop Detection Function Enable
7
7
read-write
0
Disable oscillation stop detection function
#0
1
Enable oscillation stop detection function
#1
OSTDSR
Oscillation Stop Detection Status Register
0x041
8
read-write
0x00
0xff
OSTDF
Oscillation Stop Detection Flag
0
0
read-write
0
Main clock oscillation stop not detected
#0
1
Main clock oscillation stop detected
#1
PLL2CCR
PLL2 Clock Control Register
0x048
16
read-write
0x1300
0xffff
PL2IDIV
PLL2 Input Frequency Division Ratio Select
0
1
read-write
00
∕ 1 (value after reset)
#00
01
∕ 2
#01
10
∕ 3
#10
Others
Setting prohibited.
true
PL2SRCSEL
PLL2 Clock Source Select
4
4
read-write
0
Main clock oscillator
#0
1
HOCO
#1
PLL2MUL
PLL2 Frequency Multiplication Factor Select
8
13
read-write
PLL2CR
PLL2 Control Register
0x04A
8
read-write
0x01
0xff
PLL2STP
PLL2 Stop Control
0
0
read-write
0
PLL2 is operating
#0
1
PLL2 is stopped.
#1
EBCKOCR
External Bus Clock Output Control Register
0x052
8
read-write
0x00
0xff
EBCKOEN
EBCLK Pin Output Control
0
0
read-write
0
EBCLK pin output is disabled (fixed high)
#0
1
EBCLK pin output is enabled.
#1
MOCOUTCR
MOCO User Trimming Control Register
0x061
8
read-write
0x00
0xff
MOCOUTRM
MOCO User Trimming
0
7
read-write
HOCOUTCR
HOCO User Trimming Control Register
0x062
8
read-write
0x00
0xff
HOCOUTRM
HOCO User Trimming
0
7
read-write
USBCKDIVCR
USB Clock Division Control Register
0x06C
8
read-write
0x00
0xff
USBCKDIV
USB Clock (USBCLK) Division Select
0
2
read-write
010
∕ 4
#010
101
∕ 3
#101
110
∕ 5
#110
Others
Setting prohibited.
true
OCTACKDIVCR
Octal-SPI Clock Division Control Register
0x06D
8
read-write
0x00
0xff
OCTACKDIV
Octal-SPI Clock (OCTACLK) Division Select
0
2
read-write
000
∕ 1 (value after reset)
#000
001
∕ 2
#001
010
∕ 4
#010
011
∕ 6
#011
100
∕ 8
#100
Others
Setting prohibited.
true
CANFDCKDIVCR
CANFD Clock Division Control Register
0x06E
8
read-write
0x00
0xff
CANFDCKDIV
CANFD clock (CANFDCLK) Division Select
0
2
read-write
000
/1 (value after reset) /2 /4 /6 /3 /5
#000
USB60CKDIVCR
USB60 Clock Division Control Register
0x06F
8
read-write
0x00
0xff
USB60CKDIV
USB clock (USB60CLK) Division Select
0
2
read-write
000
/1 (value after reset)
#000
001
/2
#001
010
/4
#010
011
/6
#011
100
/8
#100
101
/3
#101
110
/5
#110
Others
Setting prohibited
true
CECCKDIVCR
CEC Clock Division Control Register
0x070
8
read-write
0x01
0xff
CECCKDIV
CEC clock (CECCLK) Division Select
0
2
read-write
000
/1 (value after reset)
#000
001
/2
#001
010
/4
#010
011
/6
#011
100
/8
#100
101
/3
#101
110
/5
#110
Others
Setting prohibited
true
USBCKCR
USB Clock Control Register
0x074
8
read-write
0x01
0xff
USBCKSEL
USB Clock (USBCLK) Source Select
0
2
read-write
101
PLL
#101
110
PLL2
#110
Others
Setting prohibited.
true
USBCKSREQ
USB Clock (USBCLK) Switching Request
6
6
read-write
0
No request
#0
1
Request switching.
#1
USBCKSRDY
USB Clock (USBCLK) Switching Ready state flag
7
7
read-only
0
Impossible to Switch
#0
1
Possible to Switch
#1
OCTACKCR
Octal-SPI Clock Control Register
0x075
8
read-write
0x01
0xff
OCTACKSEL
Octal-SPI Clock (OCTACLK) Source Select
0
2
read-write
000
HOCO
#000
001
MOCO (value after reset)
#001
010
LOCO
#010
011
Main clock oscillator
#011
100
Sub-clock oscillator
#100
101
PLL
#101
110
PLL2
#110
Others
Setting prohibited.
true
OCTACKSREQ
Octal-SPI Clock (OCTACLK) Switching Request
6
6
read-write
0
No request
#0
1
Request switching.
#1
OCTACKSRDY
Octal-SPI Clock (OCTACLK) Switching Ready state flag
7
7
read-only
0
Switching not possible
#0
1
Switching possible.
#1
CANFDCKCR
CANFD Clock Control Register
0x076
8
read-write
0x01
0xff
CANFDCKSEL
CANFD clock (CANFDCLK) Source Select
0
2
read-write
101
PLL
#101
110
PLL2
#110
Others
Setting prohibited
true
CANFDCKSREQ
CANFD clock (CANFDCLK) Switching Request
6
6
read-write
0
No request
#0
1
Request switching
#1
CANFDCKSRDY
CANFD clock (CANFDCLK) Switching Ready state flag
7
7
read-only
0
Impossible to Switch
#0
1
Possible to Switch
#1
USB60CKCR
USB60 Clock Control Register
0x077
8
read-write
0x01
0xff
USB60CKSEL
USB clock (USB60CLK) Source Select
0
2
read-write
101
PLL
#101
110
PLL2
#110
Others
Setting prohibited
true
USB60CKSREQ
USB clock (USB60CLK) Switching Request
6
6
read-write
0
No request
#0
1
Request switching
#1
USB60CKSRDY
USB clock (USB60CLK) Switching Ready state flag
7
7
read-only
0
Impossible to Switch
#0
1
Possible to Switch
#1
CECCKCR
CEC Clock Control Register
0x078
8
read-write
0x01
0xff
CECCKSEL
CEC clock (CECCLK) Source Select
0
2
read-write
011
Main clock oscillator
#011
100
Sub-clock oscillator
#100
Others
Setting prohibited
true
CECCKSREQ
CEC clock (CECCLK) Switching Request
6
6
read-write
0
No request
#0
1
Request switching
#1
CECCKSRDY
CEC clock (CECCLK) Switching Ready state flag
7
7
read-only
0
Impossible to Switch
#0
1
Possible to Switch
#1
SNZREQCR1
Snooze Request Control Register 1
0x088
32
read-write
0x00000000
0xffffffff
SNZREQEN0
Enable AGT3 underflow snooze request
0
0
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN1
Enable AGT3 compare match A snooze request
1
1
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN2
Enable AGT3 compare match B snooze request
2
2
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZCR
Snooze Control Register
0x092
8
read-write
0x00
0xff
RXDREQEN
RXD0 Snooze Request Enable
0
0
read-write
0
Ignore RXD0 falling edge in Software Standby mode
#0
1
Detect RXD0 falling edge in Software Standby mode
#1
SNZDTCEN
DTC Enable in Snooze mode
1
1
read-write
0
Disable DTC operation
#0
1
Enable DTC operation
#1
SNZE
Snooze mode Enable
7
7
read-write
0
Disable Snooze mode
#0
1
Enable Snooze mode
#1
SNZEDCR0
Snooze End Control Register 0
0x094
8
read-write
0x00
0xff
AGTUNFED
AGT1 Underflow Snooze End Enable
0
0
read-write
0
Disable the snooze end request
#0
1
Enable the snooze end request
#1
DTCZRED
Last DTC Transmission Completion Snooze End Enable
1
1
read-write
0
Disable the snooze end request
#0
1
Enable the snooze end request
#1
DTCNZRED
Not Last DTC Transmission Completion Snooze End Enable
2
2
read-write
0
Disable the snooze end request
#0
1
Enable the snooze end request
#1
AD0MATED
ADC120 Compare Match Snooze End Enable
3
3
read-write
0
Disable the snooze end request
#0
1
Enable the snooze end request
#1
AD0UMTED
ADC120 Compare Mismatch Snooze End Enable
4
4
read-write
0
Disable the snooze end request
#0
1
Enable the snooze end request
#1
AD1MATED
ADC121 Compare Match Snooze End Enable
5
5
read-write
0
Disable the snooze end request
#0
1
Enable the snooze end request
#1
AD1UMTED
ADC121 Compare Mismatch Snooze End Enable
6
6
read-write
0
Disable the snooze end request
#0
1
Enable the snooze end request
#1
SCI0UMTED
SCI0 Address Mismatch Snooze End Enable
7
7
read-write
0
Disable the snooze end request
#0
1
Enable the snooze end request
#1
SNZEDCR1
Snooze End Control Register 1
0x095
8
read-write
0x00
0xff
AGT3UNFED
AGT3 underflow Snooze End Enable
0
0
read-write
0
Disable the Snooze End request
#0
1
Enable the Snooze End request
#1
SNZREQCR0
Snooze Request Control Register 0
0x098
32
read-write
0x00000000
0xffffffff
SNZREQEN0
Enable IRQ0 pin snooze request
0
0
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN1
Enable IRQ1 pin snooze request
1
1
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN2
Enable IRQ2 pin snooze request
2
2
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN3
Enable IRQ3 pin snooze request
3
3
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN4
Enable IRQ4 pin snooze request
4
4
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN5
Enable IRQ5 pin snooze request
5
5
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN6
Enable IRQ6 pin snooze request
6
6
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN7
Enable IRQ7 pin snooze request
7
7
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN8
Enable IRQ8 pin snooze request
8
8
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN9
Enable IRQ9 pin snooze request
9
9
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN10
Enable IRQ10 pin snooze request
10
10
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN11
Enable IRQ11 pin snooze request
11
11
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN12
Enable IRQ12 pin snooze request
12
12
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN13
Enable IRQ13 pin snooze request
13
13
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN14
Enable IRQ14 pin snooze request
14
14
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN15
Enable IRQ15 pin snooze request
15
15
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN24
Enable RTC alarm snooze request
24
24
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN25
Enable RTC period snooze request
25
25
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN28
Enable AGT1 underflow snooze request
28
28
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN29
Enable AGT1 compare match A snooze request
29
29
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
SNZREQEN30
Enable AGT1 compare match B snooze request
30
30
read-write
0
Disable the snooze request
#0
1
Enable the snooze request
#1
OPCCR
Operating Power Control Register
0x0A0
8
read-write
0x00
0xff
OPCM
Operating Power Control Mode Select
0
1
read-write
00
High-speed mode
#00
01
Setting prohibited
#01
10
Setting prohibited
#10
11
Low-speed mode
#11
OPCMTSF
Operating Power Control Mode Transition Status Flag
4
4
read-only
0
Transition completed
#0
1
During transition
#1
MOSCWTCR
Main Clock Oscillator Wait Control Register
0x0A2
8
read-write
0x05
0xff
MSTS
Main Clock Oscillator Wait Time Setting
0
3
read-write
0x0
Wait time = 3 cycles (11.4 us)
0x0
0x1
Wait time = 35 cycles (133.5 us)
0x1
0x2
Wait time = 67 cycles (255.6 us)
0x2
0x3
Wait time = 131 cycles (499.7 us)
0x3
0x4
Wait time = 259 cycles (988.0 us)
0x4
0x5
Wait time = 547 cycles (2086.6 us)
0x5
0x6
Wait time = 1059 cycles (4039.8 us)
0x6
0x7
Wait time = 2147 cycles (8190.2 us)
0x7
0x8
Wait time = 4291 cycles (16368.9 us)
0x8
0x9
Wait time = 8163 cycles (31139.4 us)
0x9
Others
Setting prohibited
true
SOPCCR
Sub Operating Power Control Register
0x0AA
8
read-write
0x00
0xff
SOPCM
Sub Operating Power Control Mode Select
0
0
read-write
0
Other than Subosc-speed mode
#0
1
Subosc-speed mode
#1
SOPCMTSF
Operating Power Control Mode Transition Status Flag
4
4
read-only
0
Transition completed
#0
1
During transition
#1
RSTSR1
Reset Status Register 1
0x0C0
16
read-write
0x0000
0x54f8
IWDTRF
Independent Watchdog Timer Reset Detect Flag
0
0
read-write
0
Independent watchdog timer reset not detected
#0
1
Independent watchdog timer reset detected
#1
WDTRF
Watchdog Timer Reset Detect Flag
1
1
read-write
0
Watchdog timer reset not detected
#0
1
Watchdog timer reset detected
#1
SWRF
Software Reset Detect Flag
2
2
read-write
0
Software reset not detected
#0
1
Software reset detected
#1
RPERF
SRAM Parity Error Reset Detect Flag
8
8
read-write
0
SRAM parity error reset not detected
#0
1
SRAM parity error reset detected
#1
REERF
SRAM ECC Error Reset Detect Flag
9
9
read-write
0
SRAM ECC error reset not detected
#0
1
SRAM ECC error reset detected
#1
BUSMRF
Bus Master MPU Error Reset Detect Flag
11
11
read-write
0
Bus master MPU error reset not detected
#0
1
Bus master MPU error reset detected
#1
TZERF
TrustZone Error Reset Detect Flag
13
13
read-write
0
TrustZone error reset not detected.
#0
1
TrustZone error reset detected.
#1
CPERF
Cache Parity Error Reset Detect Flag
15
15
read-write
0
Cache Parity error reset not detected.
#0
1
Cache Parity error reset detected.
#1
LVD1CR1
Voltage Monitor 1 Circuit Control Register
0x0E0
8
read-write
0x01
0xff
IDTSEL
Voltage Monitor 1 Interrupt Generation Condition Select
0
1
read-write
00
When VCC >= Vdet1 (rise) is detected
#00
01
When VCC < Vdet1 (fall) is detected
#01
10
When fall and rise are detected
#10
11
Settings prohibited
#11
IRQSEL
Voltage Monitor 1 Interrupt Type Select
2
2
read-write
0
Non-maskable interrupt
#0
1
Maskable interrupt
#1
LVD1SR
Voltage Monitor 1 Circuit Status Register
0x0E1
8
read-write
0x02
0xff
DET
Voltage Monitor 1 Voltage Variation Detection Flag
0
0
read-write
0
Not detected
#0
1
Vdet1 crossing is detected
#1
MON
Voltage Monitor 1 Signal Monitor Flag
1
1
read-only
0
VCC < Vdet1
#0
1
VCC >= Vdet1 or MON is disabled
#1
LVD2CR1
Voltage Monitor 2 Circuit Control Register 1
0x0E2
8
read-write
0x01
0xff
IDTSEL
Voltage Monitor 2 Interrupt Generation Condition Select
0
1
read-write
00
When VCC>= Vdet2 (rise) is detected
#00
01
When VCC < Vdet2 (fall) is detected
#01
10
When fall and rise are detected
#10
11
Settings prohibited
#11
IRQSEL
Voltage Monitor 2 Interrupt Type Select
2
2
read-write
0
Non-maskable interrupt
#0
1
Maskable interrupt
#1
LVD2SR
Voltage Monitor 2 Circuit Status Register
0x0E3
8
read-write
0x02
0xff
DET
Voltage Monitor 2 Voltage Variation Detection Flag
0
0
read-write
0
Not detected
#0
1
Vdet2 crossing is detected
#1
MON
Voltage Monitor 2 Signal Monitor Flag
1
1
read-only
0
VCC < Vdet2
#0
1
VCC>= Vdet2 or MON is disabled
#1
CGFSAR
Clock Generation Function Security Attribute Register
0x3C0
32
read-write
0xffffffff
0xffffffff
NONSEC00
Non Secure Attribute bit 00
0
0
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC02
Non Secure Attribute bit 02
2
2
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC03
Non Secure Attribute bit 03
3
3
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC04
Non Secure Attribute bit 04
4
4
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC05
Non Secure Attribute bit 05
5
5
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC06
Non Secure Attribute bit 06
6
6
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC07
Non Secure Attribute bit 07
7
7
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC08
Non Secure Attribute bit 08
8
8
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC09
Non Secure Attribute bit 09
9
9
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC11
Non Secure Attribute bit 11
11
11
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC12
Non Secure Attribute bit 12
12
12
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC16
Non Secure Attribute bit 16
16
16
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC17
Non Secure Attribute bit 17
17
17
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC18
Non Secure Attribute bit 18
18
18
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC19
Non Secure Attribute bit 19
19
19
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC20
Non Secure Attribute bit 20
20
20
read-write
0
Secure
#0
1
Non Secure
#1
RSTSAR
Reset Security Attribution Register
0x3C4
32
read-write
0xffffffff
0xffffffff
NONSEC0
Non Secure Attribute bit 0
0
0
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC1
Non Secure Attribute bit 1
1
1
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC2
Non Secure Attribute bit 2
2
2
read-write
0
Secure
#0
1
Non Secure
#1
LPMSAR
Low Power Mode Security Attribution Register
0x3C8
32
read-write
0xffffffff
0xffffffff
NONSEC0
Non Secure Attribute bit 0
0
0
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC2
Non Secure Attribute bit 2
2
2
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC4
Non Secure Attribute bit 4
4
4
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC8
Non Secure Attribute bit 8
8
8
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC9
Non Secure Attribute bit 9
9
9
read-write
0
Secure
#0
1
Non Secure
#1
LVDSAR
Low Voltage Detection Security Attribution Register
0x3CC
32
read-write
0xffffffff
0xffffffff
NONSEC0
Non Secure Attribute bit 0
0
0
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC1
Non Secure Attribute bit 1
1
1
read-write
0
Secure
#0
1
Non Secure
#1
BBFSAR
Battery Backup Function Security Attribute Register
0x3D0
32
read-write
0x0000ffff
0xffffffff
NONSEC0
Non Secure Attribute bit 0
0
0
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC1
Non Secure Attribute bit 1
1
1
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC2
Non Secure Attribute bit 2
2
2
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC16
Non Secure Attribute bit 16
16
16
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC17
Non Secure Attribute bit 17
17
17
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC18
Non Secure Attribute bit 18
18
18
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC19
Non Secure Attribute bit 19
19
19
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC20
Non Secure Attribute bit 20
20
20
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC21
Non Secure Attribute bit 21
21
21
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC22
Non Secure Attribute bit 22
22
22
read-write
0
Secure
#0
1
Non Secure
#1
NONSEC23
Non Secure Attribute bit 23
23
23
read-write
0
Secure
#0
1
Non Secure
#1
DPFSAR
Deep Software Standby Interrupt Factor Security Attribution Register
0x3E0
32
read-write
0xffffffff
0xffffffff
DPFSA0
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 0 to 7)
0
0
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA1
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 0 to 7)
1
1
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA2
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 0 to 7)
2
2
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA3
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 0 to 7)
3
3
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA4
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 0 to 7)
4
4
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA5
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 0 to 7)
5
5
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA6
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 0 to 7)
6
6
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA7
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 0 to 7)
7
7
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA08
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 8 to 15)
8
8
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA09
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 8 to 15)
9
9
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA10
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 8 to 15)
10
10
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA11
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 8 to 15)
11
11
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA12
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 8 to 15)
12
12
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA13
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 8 to 15)
13
13
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA14
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 8 to 15)
14
14
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA15
Deep Software Standby Interrupt Factor Security Attribute bit n (n = 8 to 15)
15
15
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA16
Deep Software Standby Interrupt Factor Security Attribute bit 16
16
16
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA17
Deep Software Standby Interrupt Factor Security Attribute bit 17
17
17
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA18
Deep Software Standby Interrupt Factor Security Attribute bit 18
18
18
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA19
Deep Software Standby Interrupt Factor Security Attribute bit 19
19
19
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA20
Deep Software Standby Interrupt Factor Security Attribute bit 20
20
20
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA24
Deep Software Standby Interrupt Factor Security Attribute bit 24
24
24
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA25
Deep Software Standby Interrupt Factor Security Attribute bit 25
25
25
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA26
Deep Software Standby Interrupt Factor Security Attribute bit 26
26
26
read-write
0
Secure
#0
1
Non Secure
#1
DPFSA27
Deep Software Standby Interrupt Factor Security Attribute bit 27
27
27
read-write
0
Secure
#0
1
Non Secure
#1
PRCR
Protect Register
0x3FE
16
read-write
0x0000
0xffff
PRC0
Enable writing to the registers related to the clock generation circuit
0
0
read-write
0
Disable writes
#0
1
Enable writes
#1
PRC1
Enable writing to the registers related to the low power modes, and the battery backup function
1
1
read-write
0
Disable writes
#0
1
Enable writes
#1
PRC3
Enable writing to the registers related to the LVD
3
3
read-write
0
Disable writes
#0
1
Enable writes
#1
PRC4
4
4
read-write
0
Disable writes
#0
1
Enable writes
#1
PRKEY
PRC Key Code
8
15
write-only
DPSBYCR
Deep Software Standby Control Register
0x400
8
read-write
0x01
0xff
DEEPCUT
Power-Supply Control
0
1
read-write
00
Power to the standby RAM, Low-speed on-chip oscillator, AGTn (n = 0 to 3), and USBFS/USBHS resume detecting unit is supplied in Deep Software Standby mode.
#00
01
Power to the standby RAM, Low-speed on-chip oscillator, AGT, and USBFS/USBHS resume detecting unit is not supplied in Deep Software Standby mode.
#01
10
Setting prohibited
#10
11
Power to the standby RAM, Low-speed on-chip oscillator, AGT, and USBFS/USBHS resume detecting unit is not supplied in Deep Software Standby mode. In addition, LVD is disabled and the low power function in a power-on reset circuit is enabled.
#11
IOKEEP
I/O Port Rentention
6
6
read-write
0
When the Deep Software Standby mode is canceled, the I/O ports are in the reset state.
#0
1
When the Deep Software Standby mode is canceled, the I/O ports are in the same state as in the Deep Software Standby mode.
#1
DPSBY
Deep Software Standby
7
7
read-write
0
Sleep mode (SBYCR.SSBY=0) / Software Standby mode (SBYCR.SSBY=1)
#0
1
Sleep mode (SBYCR.SSBY=0) / Deep Software Standby mode (SBYCR.SSBY=1)
#1
DPSWCR
Deep Software Standby Wait Control Register
0x401
8
read-write
0x19
0xff
WTSTS
Deep Software Wait Standby Time Setting Bit
0
5
read-write
0x0E
Wait cycle for fast recovery
0x0e
0x19
Wait cycle for slow recovery
0x19
Others
Setting prohibited
true
DPSIER0
Deep Software Standby Interrupt Enable Register 0
0x402
8
read-write
0x00
0xff
DIRQ0E
IRQ0-DS Pin Enable
0
0
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ1E
IRQ1-DS Pin Enable
1
1
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ2E
IRQ2-DS Pin Enable
2
2
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ3E
IRQ3-DS Pin Enable
3
3
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ4E
IRQ4-DS Pin Enable
4
4
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ5E
IRQ5-DS Pin Enable
5
5
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ6E
IRQ6-DS Pin Enable
6
6
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ7E
IRQ7-DS Pin Enable
7
7
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DPSIER1
Deep Software Standby Interrupt Enable Register 1
0x403
8
read-write
0x00
0xff
DIRQ8E
IRQ8-DS Pin Enable
0
0
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ9E
IRQ9-DS Pin Enable
1
1
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ10E
IRQ10-DS Pin Enable
2
2
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ11E
IRQ11-DS Pin Enable
3
3
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ12E
IRQ12-DS Pin Enable
4
4
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ13E
IRQ13-DS Pin Enable
5
5
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ14E
IRQ14-DS Pin Enable
6
6
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DIRQ15E
IRQ15-DS Pin Enable
7
7
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DPSIER2
Deep Software Standby Interrupt Enable Register 2
0x404
8
read-write
0x00
0xff
DLVD1IE
LVD1 Deep Software Standby Cancel Signal Enable
0
0
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DLVD2IE
LVD2 Deep Software Standby Cancel Signal Enable
1
1
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DRTCIIE
RTC Interval interrupt Deep Software Standby Cancel Signal Enable
2
2
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DRTCAIE
RTC Alarm interrupt Deep Software Standby Cancel Signal Enable
3
3
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DNMIE
NMI Pin Enable
4
4
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DPSIER3
Deep Software Standby Interrupt Enable Register 3
0x405
8
read-write
0x00
0xff
DUSBFS0IE
USBFS0 Suspend/Resume Deep Software Standby Cancel Signal Enable
0
0
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DUSBHSIE
USBHS Suspend/Resume Deep Software Standby Cancel Signal Enable
1
1
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DAGT1IE
AGT1 Underflow Deep Software Standby Cancel Signal Enable
2
2
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DAGT3IE
AGT3 Underflow Deep Software Standby Cancel Signal Enable
3
3
read-write
0
Cancelling Deep Software Standby mode is disabled
#0
1
Cancelling Deep Software Standby mode is enabled
#1
DPSIFR0
Deep Software Standby Interrupt Flag Register 0
0x406
8
read-write
0x00
0xff
DIRQ0F
IRQ0-DS Pin Deep Software Standby Cancel Flag
0
0
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ1F
IRQ1-DS Pin Deep Software Standby Cancel Flag
1
1
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ2F
IRQ2-DS Pin Deep Software Standby Cancel Flag
2
2
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ3F
IRQ3-DS Pin Deep Software Standby Cancel Flag
3
3
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ4F
IRQ4-DS Pin Deep Software Standby Cancel Flag
4
4
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ5F
IRQ5-DS Pin Deep Software Standby Cancel Flag
5
5
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ6F
IRQ6-DS Pin Deep Software Standby Cancel Flag
6
6
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ7F
IRQ7-DS Pin Deep Software Standby Cancel Flag
7
7
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DPSIFR1
Deep Software Standby Interrupt Flag Register 1
0x407
8
read-write
0x00
0xff
DIRQ8F
IRQ8-DS Pin Deep Software Standby Cancel Flag
0
0
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ9F
IRQ9-DS Pin Deep Software Standby Cancel Flag
1
1
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ10F
IRQ10-DS Pin Deep Software Standby Cancel Flag
2
2
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ11F
IRQ11-DS Pin Deep Software Standby Cancel Flag
3
3
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ12F
IRQ12-DS Pin Deep Software Standby Cancel Flag
4
4
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ13F
IRQ13-DS Pin Deep Software Standby Cancel Flag
5
5
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ14F
IRQ14-DS Pin Deep Software Standby Cancel Flag
6
6
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DIRQ15F
IRQ15-DS Pin Deep Software Standby Cancel Flag
7
7
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DPSIFR2
Deep Software Standby Interrupt Flag Register 2
0x408
8
read-write
0x00
0xff
DLVD1IF
LVD1 Deep Software Standby Cancel Flag
0
0
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DLVD2IF
LVD2 Deep Software Standby Cancel Flag
1
1
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DRTCIIF
RTC Interval Interrupt Deep Software Standby Cancel Flag
2
2
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DRTCAIF
RTC Alarm Interrupt Deep Software Standby Cancel Flag
3
3
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DNMIF
NMI Pin Deep Software Standby Cancel Flag
4
4
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DPSIFR3
Deep Software Standby Interrupt Flag Register 3
0x409
8
read-write
0x00
0xff
DUSBFS0IF
USBFS0 Suspend/Resume Deep Software Standby Cancel Flag
0
0
read-write
0
The cancel request is not generated.
#0
1
The cancel request is generated.
#1
DUSBHSIF
USBHS Suspend/Resume Deep Software Standby Cancel Flag
1
1
read-write
0
The cancel request is not generated
#0
1
The cancel request is generated
#1
DAGT1IF
AGT1 Underflow Deep Software Standby Cancel Flag
2
2
read-write
0
The cancel request is not generated.
#0
1
The cancel request is generated.
#1
DAGT3IF
AGT3 Underflow Deep Software Standby Cancel Flag
3
3
read-write
0
The cancel request is not generated.
#0
1
The cancel request is generated.
#1
DPSIEGR0
Deep Software Standby Interrupt Edge Register 0
0x40A
8
read-write
0x00
0xff
DIRQ0EG
IRQ0-DS Pin Edge Select
0
0
read-write
0
A cancel request is generated at a falling edge
#0
1
A cancel request is generated at a rising edge
#1
DIRQ1EG
IRQ1-DS Pin Edge Select
1
1
read-write
0
A cancel request is generated at a falling edge
#0
1
A cancel request is generated at a rising edge
#1
DIRQ2EG
IRQ2-DS Pin Edge Select
2
2
read-write
0
A cancel request is generated at a falling edge
#0
1
A cancel request is generated at a rising edge
#1
DIRQ3EG
IRQ3-DS Pin Edge Select
3
3
read-write
0
A cancel request is generated at a falling edge
#0
1
A cancel request is generated at a rising edge
#1
DIRQ4EG
IRQ4-DS Pin Edge Select
4
4
read-write
0
A cancel request is generated at a falling edge
#0
1
A cancel request is generated at a rising edge
#1
DIRQ5EG
IRQ5-DS Pin Edge Select
5
5
read-write
0
A cancel request is generated at a falling edge
#0
1
A cancel request is generated at a rising edge
#1
DIRQ6EG
IRQ6-DS Pin Edge Select
6
6
read-write
0
A cancel request is generated at a falling edge
#0
1
A cancel request is generated at a rising edge
#1
DIRQ7EG
IRQ7-DS Pin Edge Select
7
7
read-write
0
A cancel request is generated at a falling edge
#0
1
A cancel request is generated at a rising edge
#1
DPSIEGR1
Deep Software Standby Interrupt Edge Register 1
0x40B
8
read-write
0x00
0xff
DIRQ8EG
IRQ8-DS Pin Edge Select
0
0
read-write
0
A cancel request is generated at a falling edge.
#0
1
A cancel request is generated at a rising edge.
#1
DIRQ9EG
IRQ9-DS Pin Edge Select
1
1
read-write
0
A cancel request is generated at a falling edge.
#0
1
A cancel request is generated at a rising edge.
#1
DIRQ10EG
IRQ10-DS Pin Edge Select
2
2
read-write
0
A cancel request is generated at a falling edge.
#0
1
A cancel request is generated at a rising edge
#1
DIRQ11EG
IRQ11-DS Pin Edge Select
3
3
read-write
0
A cancel request is generated at a falling edge.
#0
1
A cancel request is generated at a rising edge.
#1
DIRQ12EG
IRQ12-DS Pin Edge Select
4
4
read-write
0
A cancel request is generated at a falling edge.
#0
1
A cancel request is generated at a rising edge.
#1
DIRQ13EG
IRQ13-DS Pin Edge Select
5
5
read-write
0
A cancel request is generated at a falling edge.
#0
1
A cancel request is generated at a rising edge.
#1
DIRQ14EG
IRQ14-DS Pin Edge Select
6
6
read-write
0
A cancel request is generated at a falling edge.
#0
1
A cancel request is generated at a rising edge.
#1
DIRQ15EG
IRQ15-DS Pin Edge Select
7
7
read-write
0
A cancel request is generated at a falling edge.
#0
1
A cancel request is generated at a rising edge.
#1
DPSIEGR2
Deep Software Standby Interrupt Edge Register 2
0x40C
8
read-write
0x00
0xff
DLVD1EG
LVD1 Edge Select
0
0
read-write
0
A cancel request is generated when VCC < Vdet1 (fall) is detected
#0
1
A cancel request is generated when VCC ≥ Vdet1 (rise) is detected
#1
DLVD2EG
LVD2 Edge Select
1
1
read-write
0
A cancel request is generated when VCC < Vdet2 (fall) is detected
#0
1
A cancel request is generated when VCC ≥ Vdet2 (rise) is detected
#1
DNMIEG
NMI Pin Edge Select
4
4
read-write
0
A cancel request is generated at a falling edge
#0
1
A cancel request is generated at a rising edge
#1
SYOCDCR
System Control OCD Control Register
0x040E
8
read-write
0x00
0xfe
DOCDF
Deep Software Standby OCD flag
0
0
read-write
0
DBIRQ is not generated
#0
1
DBIRQ is generated
#1
DBGEN
Debugger Enable bit
7
7
read-write
0
On-chip debugger is disabled
#0
1
On-chip debugger is enabled
#1
RSTSR0
Reset Status Register 0
0x410
8
read-write
0x00
0x70
PORF
Power-On Reset Detect Flag
0
0
read-write
0
Power-on reset not detected
#0
1
Power-on reset detected
#1
LVD0RF
Voltage Monitor 0 Reset Detect Flag
1
1
read-write
0
Voltage monitor 0 reset not detected
#0
1
Voltage monitor 0 reset detected
#1
LVD1RF
Voltage Monitor 1 Reset Detect Flag
2
2
read-write
0
Voltage monitor 1 reset not detected
#0
1
Voltage monitor 1 reset detected
#1
LVD2RF
Voltage Monitor 2 Reset Detect Flag
3
3
read-write
0
Voltage monitor 2 reset not detected
#0
1
Voltage monitor 2 reset detected
#1
DPSRSTF
Deep Software Standby Reset Detect Flag
7
7
read-write
0
Deep software standby mode cancellation not requested by an interrupt.
#0
1
Deep software standby mode cancellation requested by an interrupt.
#1
RSTSR2
Reset Status Register 2
0x411
8
read-write
0x00
0xfe
CWSF
Cold/Warm Start Determination Flag
0
0
read-write
0
Cold start
#0
1
Warm start
#1
MOMCR
Main Clock Oscillator Mode Oscillation Control Register
0x413
8
read-write
0x00
0xff
MODRV
Main Clock Oscillator Drive Capability 0 Switching
4
5
read-write
00
20 MHz to 24 MHz
#00
01
16 MHz to 20 MHz
#01
10
8 MHz to 16 MHz
#10
11
8 MHz
#11
MOSEL
Main Clock Oscillator Switching
6
6
read-write
0
Resonator
#0
1
External clock input
#1
FWEPROR
Flash P/E Protect Register
0x416
8
read-write
0x02
0xff
FLWE
Flash Programming and Erasure
0
1
read-write
00
Prohibits Program, Block Erase, Multi Block Erase, Blank Check, and Configuration set command processing.
#00
01
Permits Program, Block Erase, Multi Block Erase, Blank Check, and Configuration set command processing.
#01
10
Prohibits Program, Block Erase, Multi Block Erase, Blank Check, and Configuration set command processing.
#10
11
Prohibits Program, Block Erase, Multi Block Erase, Blank Check, and Configuration set command processing.
#11
LVD1CMPCR
Voltage Monitoring 1 Comparator Control Register
0x417
8
read-write
0x13
0xff
LVD1LVL
Voltage Detection 1 Level Select (Standard voltage during drop in voltage)
0
4
read-write
0x11
2.99 V (Vdet1_1)
0x11
0x12
2.92 V (Vdet1_2)
0x12
0x13
2.85 V (Vdet1_3)
0x13
Others
Setting prohibited
true
LVD1E
Voltage Detection 1 Enable
7
7
read-write
0
Voltage detection 1 circuit disabled
#0
1
Voltage detection 1 circuit enabled
#1
LVD2CMPCR
Voltage Monitoring 2 Comparator Control Register
0x418
8
read-write
0x07
0xff
LVD2LVL
Voltage Detection 2 Level Select (Standard voltage during drop in voltage)
0
2
read-write
101
2.99 V (Vdet2_1)
#101
110
2.92 V (Vdet2_2)
#110
111
2.85 V (Vdet2_3)
#111
Others
Setting prohibited
true
LVD2E
Voltage Detection 2 Enable
7
7
read-write
0
Voltage detection 2 circuit disabled
#0
1
Voltage detection 2 circuit enabled
#1
LVD1CR0
Voltage Monitor 1 Circuit Control Register 0
0x41A
8
read-write
0x82
0xf7
RIE
Voltage Monitor 1 Interrupt/Reset Enable
0
0
read-write
0
Disable
#0
1
Enable
#1
DFDIS
Voltage monitor 1 Digital Filter Disabled Mode Select
1
1
read-write
0
Enable the digital filter
#0
1
Disable the digital filter
#1
CMPE
Voltage Monitor 1 Circuit Comparison Result Output Enable
2
2
read-write
0
Disable voltage monitor 1 circuit comparison result output
#0
1
Enable voltage monitor 1 circuit comparison result output
#1
FSAMP
Sampling Clock Select
4
5
read-write
00
1/2 LOCO frequency
#00
01
1/4 LOCO frequency
#01
10
1/8 LOCO frequency
#10
11
1/16 LOCO frequency
#11
RI
Voltage Monitor 1 Circuit Mode Select
6
6
read-write
0
Generate voltage monitor 1 interrupt on Vdet1 crossing
#0
1
Enable voltage monitor 1 reset when the voltage falls to and below Vdet1
#1
RN
Voltage Monitor 1 Reset Negate Select
7
7
read-write
0
Negate after a stabilization time (tLVD1) when VCC > Vdet1 is detected
#0
1
Negate after a stabilization time (tLVD1) on assertion of the LVD1 reset
#1
LVD2CR0
Voltage Monitor 2 Circuit Control Register 0
0x41B
8
read-write
0x82
0xf7
RIE
Voltage Monitor 2 Interrupt/Reset Enable
0
0
read-write
0
Disable
#0
1
Enable
#1
DFDIS
Voltage monitor 2 Digital Filter Disabled Mode Select
1
1
read-write
0
Enable the digital filter
#0
1
Disable the digital filter
#1
CMPE
Voltage Monitor 2 Circuit Comparison Result Output Enable
2
2
read-write
0
Disable voltage monitor 2 circuit comparison result output
#0
1
Enable voltage monitor 2 circuit comparison result output
#1
FSAMP
Sampling Clock Select
4
5
read-write
00
1/2 LOCO frequency
#00
01
1/4 LOCO frequency
#01
10
1/8 LOCO frequency
#10
11
1/16 LOCO frequency
#11
RI
Voltage Monitor 2 Circuit Mode Select
6
6
read-write
0
Generate voltage monitor 2 interrupt on Vdet2 crossing
#0
1
Enable voltage monitor 2 reset when the voltage falls to and below Vdet2
#1
RN
Voltage Monitor 2 Reset Negate Select
7
7
read-write
0
Negate after a stabilization time (tLVD2) when VCC > Vdet2 is detected
#0
1
Negate after a stabilization time (tLVD2) on assertion of the LVD2 reset
#1
VBATTMNSELR
Battery Backup Voltage Monitor Function Select Register
0x41D
8
read-write
0x00
0xff
VBATTMNSEL
VBATT Low Voltage Detect Function Select Bit
0
0
read-write
0
Disables VBATT low voltage detect function
#0
1
Enables VBATT low voltage detect function
#1
VBATTMONR
Battery Backup Voltage Monitor Register
0x41E
8
read-only
0x00
0xff
VBATTMON
VBATT Voltage Monitor Bit
0
0
read-only
0
VBATT ≥ Vbattldet
#0
1
VBATT < Vbattldet
#1
SOSCCR
Sub-Clock Oscillator Control Register
0x480
8
read-write
0x00
0xff
SOSTP
Sub Clock Oscillator Stop
0
0
read-write
0
Operate the sub-clock oscillator
#0
1
Stop the sub-clock oscillator
#1
SOMCR
Sub-Clock Oscillator Mode Control Register
0x481
8
read-write
0x00
0xff
SODRV
Sub-Clock Oscillator Drive Capability Switching
1
1
read-write
0
Standard
#0
1
Low
#1
LOCOCR
Low-Speed On-Chip Oscillator Control Register
0x490
8
read-write
0x00
0xff
LCSTP
LOCO Stop
0
0
read-write
0
Operate the LOCO clock
#0
1
Stop the LOCO clock
#1
LOCOUTCR
LOCO User Trimming Control Register
0x492
8
read-write
0x00
0xff
LOCOUTRM
LOCO User Trimming
0
7
read-write
VBTICTLR
VBATT Input Control Register
0x4BB
8
read-write
0x00
0xf8
VCH0INEN
VBATT CH0 Input Enable
0
0
read-write
0
RTCIC0 input disable
#0
1
RTCIC0 input enable
#1
VCH1INEN
VBATT CH1 Input Enable
1
1
read-write
0
RTCIC1 input disable
#0
1
RTCIC1 input enable
#1
VCH2INEN
VBATT CH2 Input Enable
2
2
read-write
0
RTCIC2 input disable
#0
1
RTCIC2 input enable
#1
VBTBER
VBATT Backup Enable Register
0x4C0
8
read-write
0x08
0xff
VBAE
VBATT backup register access enable bit
3
3
read-write
0
Disable to access VBTBKR
#0
1
Enable to access VBTBKR
#1
128
0x001
VBTBKR[%s]
VBATT Backup Register
0x500
8
read-write
0x00
0x00
VBTBKR
VBATT Backup Register
0
7
read-write
PORT0
Pmn Pin FunctionPort 0 Control RegistersPmn Pin Function Control Register
0x40080000
0x00
12
registers
PCNTR1
Port Control Register 1
0x000
32
read-write
0x00000000
0xffffffff
PDR00
Pmn Direction
0
0
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR01
Pmn Direction
1
1
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR02
Pmn Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR03
Pmn Direction
3
3
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR04
Pmn Direction
4
4
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR05
Pmn Direction
5
5
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR06
Pmn Direction
6
6
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR07
Pmn Direction
7
7
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR08
Pmn Direction
8
8
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR09
Pmn Direction
9
9
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR10
Pmn Direction
10
10
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR11
Pmn Direction
11
11
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR12
Pmn Direction
12
12
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR13
Pmn Direction
13
13
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR14
Pmn Direction
14
14
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR15
Pmn Direction
15
15
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PODR00
Pmn Output Data
16
16
read-write
0
Low output
#0
1
High output
#1
PODR01
Pmn Output Data
17
17
read-write
0
Low output
#0
1
High output
#1
PODR02
Pmn Output Data
18
18
read-write
0
Low output
#0
1
High output
#1
PODR03
Pmn Output Data
19
19
read-write
0
Low output
#0
1
High output
#1
PODR04
Pmn Output Data
20
20
read-write
0
Low output
#0
1
High output
#1
PODR05
Pmn Output Data
21
21
read-write
0
Low output
#0
1
High output
#1
PODR06
Pmn Output Data
22
22
read-write
0
Low output
#0
1
High output
#1
PODR07
Pmn Output Data
23
23
read-write
0
Low output
#0
1
High output
#1
PODR08
Pmn Output Data
24
24
read-write
0
Low output
#0
1
High output
#1
PODR09
Pmn Output Data
25
25
read-write
0
Low output
#0
1
High output
#1
PODR10
Pmn Output Data
26
26
read-write
0
Low output
#0
1
High output
#1
PODR11
Pmn Output Data
27
27
read-write
0
Low output
#0
1
High output
#1
PODR12
Pmn Output Data
28
28
read-write
0
Low output
#0
1
High output
#1
PODR13
Pmn Output Data
29
29
read-write
0
Low output
#0
1
High output
#1
PODR14
Pmn Output Data
30
30
read-write
0
Low output
#0
1
High output
#1
PODR15
Pmn Output Data
31
31
read-write
0
Low output
#0
1
High output
#1
PODR
Port Control Register 1
PCNTR1
0x000
16
read-write
0x0000
0xffff
PODR00
Pmn Output Data
0
0
read-write
0
Low output
#0
1
High output
#1
PODR01
Pmn Output Data
1
1
read-write
0
Low output
#0
1
High output
#1
PODR02
Pmn Output Data
2
2
read-write
0
Low output
#0
1
High output
#1
PODR03
Pmn Output Data
3
3
read-write
0
Low output
#0
1
High output
#1
PODR04
Pmn Output Data
4
4
read-write
0
Low output
#0
1
High output
#1
PODR05
Pmn Output Data
5
5
read-write
0
Low output
#0
1
High output
#1
PODR06
Pmn Output Data
6
6
read-write
0
Low output
#0
1
High output
#1
PODR07
Pmn Output Data
7
7
read-write
0
Low output
#0
1
High output
#1
PODR08
Pmn Output Data
8
8
read-write
0
Low output
#0
1
High output
#1
PODR09
Pmn Output Data
9
9
read-write
0
Low output
#0
1
High output
#1
PODR10
Pmn Output Data
10
10
read-write
0
Low output
#0
1
High output
#1
PODR11
Pmn Output Data
11
11
read-write
0
Low output
#0
1
High output
#1
PODR12
Pmn Output Data
12
12
read-write
0
Low output
#0
1
High output
#1
PODR13
Pmn Output Data
13
13
read-write
0
Low output
#0
1
High output
#1
PODR14
Pmn Output Data
14
14
read-write
0
Low output
#0
1
High output
#1
PODR15
Pmn Output Data
15
15
read-write
0
Low output
#0
1
High output
#1
PDR
Port Control Register 1
PCNTR1
0x002
16
read-write
0x0000
0xffff
PDR00
Pmn Direction
0
0
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR01
Pmn Direction
1
1
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR02
Pmn Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR03
Pmn Direction
3
3
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR04
Pmn Direction
4
4
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR05
Pmn Direction
5
5
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR06
Pmn Direction
6
6
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR07
Pmn Direction
7
7
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR08
Pmn Direction
8
8
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR09
Pmn Direction
9
9
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR10
Pmn Direction
10
10
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR11
Pmn Direction
11
11
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR12
Pmn Direction
12
12
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR13
Pmn Direction
13
13
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR14
Pmn Direction
14
14
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR15
Pmn Direction
15
15
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCNTR2
Port Control Register 2
0x004
32
read-only
0x00000000
0xffff0000
PIDR00
Pmn State
0
0
read-only
0
Low level
#0
1
High level
#1
PIDR01
Pmn State
1
1
read-only
0
Low level
#0
1
High level
#1
PIDR02
Pmn State
2
2
read-only
0
Low level
#0
1
High level
#1
PIDR03
Pmn State
3
3
read-only
0
Low level
#0
1
High level
#1
PIDR04
Pmn State
4
4
read-only
0
Low level
#0
1
High level
#1
PIDR05
Pmn State
5
5
read-only
0
Low level
#0
1
High level
#1
PIDR06
Pmn State
6
6
read-only
0
Low level
#0
1
High level
#1
PIDR07
Pmn State
7
7
read-only
0
Low level
#0
1
High level
#1
PIDR08
Pmn State
8
8
read-only
0
Low level
#0
1
High level
#1
PIDR09
Pmn State
9
9
read-only
0
Low level
#0
1
High level
#1
PIDR10
Pmn State
10
10
read-only
0
Low level
#0
1
High level
#1
PIDR11
Pmn State
11
11
read-only
0
Low level
#0
1
High level
#1
PIDR12
Pmn State
12
12
read-only
0
Low level
#0
1
High level
#1
PIDR13
Pmn State
13
13
read-only
0
Low level
#0
1
High level
#1
PIDR14
Pmn State
14
14
read-only
0
Low level
#0
1
High level
#1
PIDR15
Pmn State
15
15
read-only
0
Low level
#0
1
High level
#1
PIDR
Port Control Register 2
PCNTR2
0x006
16
read-only
0x0000
0x0000
PIDR00
Pmn State
0
0
read-only
0
Low level
#0
1
High level
#1
PIDR01
Pmn State
1
1
read-only
0
Low level
#0
1
High level
#1
PIDR02
Pmn State
2
2
read-only
0
Low level
#0
1
High level
#1
PIDR03
Pmn State
3
3
read-only
0
Low level
#0
1
High level
#1
PIDR04
Pmn State
4
4
read-only
0
Low level
#0
1
High level
#1
PIDR05
Pmn State
5
5
read-only
0
Low level
#0
1
High level
#1
PIDR06
Pmn State
6
6
read-only
0
Low level
#0
1
High level
#1
PIDR07
Pmn State
7
7
read-only
0
Low level
#0
1
High level
#1
PIDR08
Pmn State
8
8
read-only
0
Low level
#0
1
High level
#1
PIDR09
Pmn State
9
9
read-only
0
Low level
#0
1
High level
#1
PIDR10
Pmn State
10
10
read-only
0
Low level
#0
1
High level
#1
PIDR11
Pmn State
11
11
read-only
0
Low level
#0
1
High level
#1
PIDR12
Pmn State
12
12
read-only
0
Low level
#0
1
High level
#1
PIDR13
Pmn State
13
13
read-only
0
Low level
#0
1
High level
#1
PIDR14
Pmn State
14
14
read-only
0
Low level
#0
1
High level
#1
PIDR15
Pmn State
15
15
read-only
0
Low level
#0
1
High level
#1
PCNTR3
Port Control Register 3
0x008
32
write-only
0x00000000
0xffffffff
POSR00
Pmn Output Set
0
0
write-only
0
No effect on output
#0
1
High output
#1
POSR01
Pmn Output Set
1
1
write-only
0
No effect on output
#0
1
High output
#1
POSR02
Pmn Output Set
2
2
write-only
0
No effect on output
#0
1
High output
#1
POSR03
Pmn Output Set
3
3
write-only
0
No effect on output
#0
1
High output
#1
POSR04
Pmn Output Set
4
4
write-only
0
No effect on output
#0
1
High output
#1
POSR05
Pmn Output Set
5
5
write-only
0
No effect on output
#0
1
High output
#1
POSR06
Pmn Output Set
6
6
write-only
0
No effect on output
#0
1
High output
#1
POSR07
Pmn Output Set
7
7
write-only
0
No effect on output
#0
1
High output
#1
POSR08
Pmn Output Set
8
8
write-only
0
No effect on output
#0
1
High output
#1
POSR09
Pmn Output Set
9
9
write-only
0
No effect on output
#0
1
High output
#1
POSR10
Pmn Output Set
10
10
write-only
0
No effect on output
#0
1
High output
#1
POSR11
Pmn Output Set
11
11
write-only
0
No effect on output
#0
1
High output
#1
POSR12
Pmn Output Set
12
12
write-only
0
No effect on output
#0
1
High output
#1
POSR13
Pmn Output Set
13
13
write-only
0
No effect on output
#0
1
High output
#1
POSR14
Pmn Output Set
14
14
write-only
0
No effect on output
#0
1
High output
#1
POSR15
Pmn Output Set
15
15
write-only
0
No effect on output
#0
1
High output
#1
PORR00
Pmn Output Reset
16
16
write-only
0
No effect on output
#0
1
Low output
#1
PORR01
Pmn Output Reset
17
17
write-only
0
No effect on output
#0
1
Low output
#1
PORR02
Pmn Output Reset
18
18
write-only
0
No effect on output
#0
1
Low output
#1
PORR03
Pmn Output Reset
19
19
write-only
0
No effect on output
#0
1
Low output
#1
PORR04
Pmn Output Reset
20
20
write-only
0
No effect on output
#0
1
Low output
#1
PORR05
Pmn Output Reset
21
21
write-only
0
No effect on output
#0
1
Low output
#1
PORR06
Pmn Output Reset
22
22
write-only
0
No effect on output
#0
1
Low output
#1
PORR07
Pmn Output Reset
23
23
write-only
0
No effect on output
#0
1
Low output
#1
PORR08
Pmn Output Reset
24
24
write-only
0
No effect on output
#0
1
Low output
#1
PORR09
Pmn Output Reset
25
25
write-only
0
No effect on output
#0
1
Low output
#1
PORR10
Pmn Output Reset
26
26
write-only
0
No effect on output
#0
1
Low output
#1
PORR11
Pmn Output Reset
27
27
write-only
0
No effect on output
#0
1
Low output
#1
PORR12
Pmn Output Reset
28
28
write-only
0
No effect on output
#0
1
Low output
#1
PORR13
Pmn Output Reset
29
29
write-only
0
No effect on output
#0
1
Low output
#1
PORR14
Pmn Output Reset
30
30
write-only
0
No effect on output
#0
1
Low output
#1
PORR15
Pmn Output Reset
31
31
write-only
0
No effect on output
#0
1
Low output
#1
PORR
Port Control Register 3
PCNTR3
0x008
16
write-only
0x0000
0xffff
PORR00
Pmn Output Reset
0
0
write-only
0
No effect on output
#0
1
Low output
#1
PORR01
Pmn Output Reset
1
1
write-only
0
No effect on output
#0
1
Low output
#1
PORR02
Pmn Output Reset
2
2
write-only
0
No effect on output
#0
1
Low output
#1
PORR03
Pmn Output Reset
3
3
write-only
0
No effect on output
#0
1
Low output
#1
PORR04
Pmn Output Reset
4
4
write-only
0
No effect on output
#0
1
Low output
#1
PORR05
Pmn Output Reset
5
5
write-only
0
No effect on output
#0
1
Low output
#1
PORR06
Pmn Output Reset
6
6
write-only
0
No effect on output
#0
1
Low output
#1
PORR07
Pmn Output Reset
7
7
write-only
0
No effect on output
#0
1
Low output
#1
PORR08
Pmn Output Reset
8
8
write-only
0
No effect on output
#0
1
Low output
#1
PORR09
Pmn Output Reset
9
9
write-only
0
No effect on output
#0
1
Low output
#1
PORR10
Pmn Output Reset
10
10
write-only
0
No effect on output
#0
1
Low output
#1
PORR11
Pmn Output Reset
11
11
write-only
0
No effect on output
#0
1
Low output
#1
PORR12
Pmn Output Reset
12
12
write-only
0
No effect on output
#0
1
Low output
#1
PORR13
Pmn Output Reset
13
13
write-only
0
No effect on output
#0
1
Low output
#1
PORR14
Pmn Output Reset
14
14
write-only
0
No effect on output
#0
1
Low output
#1
PORR15
Pmn Output Reset
15
15
write-only
0
No effect on output
#0
1
Low output
#1
POSR
Port Control Register 3
PCNTR3
0x00A
16
write-only
0x0000
0xffff
POSR00
Pmn Output Set
0
0
write-only
0
No effect on output
#0
1
High output
#1
POSR01
Pmn Output Set
1
1
write-only
0
No effect on output
#0
1
High output
#1
POSR02
Pmn Output Set
2
2
write-only
0
No effect on output
#0
1
High output
#1
POSR03
Pmn Output Set
3
3
write-only
0
No effect on output
#0
1
High output
#1
POSR04
Pmn Output Set
4
4
write-only
0
No effect on output
#0
1
High output
#1
POSR05
Pmn Output Set
5
5
write-only
0
No effect on output
#0
1
High output
#1
POSR06
Pmn Output Set
6
6
write-only
0
No effect on output
#0
1
High output
#1
POSR07
Pmn Output Set
7
7
write-only
0
No effect on output
#0
1
High output
#1
POSR08
Pmn Output Set
8
8
write-only
0
No effect on output
#0
1
High output
#1
POSR09
Pmn Output Set
9
9
write-only
0
No effect on output
#0
1
High output
#1
POSR10
Pmn Output Set
10
10
write-only
0
No effect on output
#0
1
High output
#1
POSR11
Pmn Output Set
11
11
write-only
0
No effect on output
#0
1
High output
#1
POSR12
Pmn Output Set
12
12
write-only
0
No effect on output
#0
1
High output
#1
POSR13
Pmn Output Set
13
13
write-only
0
No effect on output
#0
1
High output
#1
POSR14
Pmn Output Set
14
14
write-only
0
No effect on output
#0
1
High output
#1
POSR15
Pmn Output Set
15
15
write-only
0
No effect on output
#0
1
High output
#1
PORT1
Pmn Pin FunctionPort 1 Control RegistersPmn Pin Function Control Register
0x40080020
0x00
16
registers
PCNTR1
Port Control Register 1
0x000
32
read-write
0x00000000
0xffffffff
PDR00
Pmn Direction
0
0
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR01
Pmn Direction
1
1
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR02
Pmn Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR03
Pmn Direction
3
3
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR04
Pmn Direction
4
4
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR05
Pmn Direction
5
5
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR06
Pmn Direction
6
6
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR07
Pmn Direction
7
7
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR08
Pmn Direction
8
8
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR09
Pmn Direction
9
9
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR10
Pmn Direction
10
10
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR11
Pmn Direction
11
11
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR12
Pmn Direction
12
12
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR13
Pmn Direction
13
13
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR14
Pmn Direction
14
14
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR15
Pmn Direction
15
15
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PODR00
Pmn Output Data
16
16
read-write
0
Low output
#0
1
High output
#1
PODR01
Pmn Output Data
17
17
read-write
0
Low output
#0
1
High output
#1
PODR02
Pmn Output Data
18
18
read-write
0
Low output
#0
1
High output
#1
PODR03
Pmn Output Data
19
19
read-write
0
Low output
#0
1
High output
#1
PODR04
Pmn Output Data
20
20
read-write
0
Low output
#0
1
High output
#1
PODR05
Pmn Output Data
21
21
read-write
0
Low output
#0
1
High output
#1
PODR06
Pmn Output Data
22
22
read-write
0
Low output
#0
1
High output
#1
PODR07
Pmn Output Data
23
23
read-write
0
Low output
#0
1
High output
#1
PODR08
Pmn Output Data
24
24
read-write
0
Low output
#0
1
High output
#1
PODR09
Pmn Output Data
25
25
read-write
0
Low output
#0
1
High output
#1
PODR10
Pmn Output Data
26
26
read-write
0
Low output
#0
1
High output
#1
PODR11
Pmn Output Data
27
27
read-write
0
Low output
#0
1
High output
#1
PODR12
Pmn Output Data
28
28
read-write
0
Low output
#0
1
High output
#1
PODR13
Pmn Output Data
29
29
read-write
0
Low output
#0
1
High output
#1
PODR14
Pmn Output Data
30
30
read-write
0
Low output
#0
1
High output
#1
PODR15
Pmn Output Data
31
31
read-write
0
Low output
#0
1
High output
#1
PODR
Port Control Register 1
PCNTR1
0x000
16
read-write
0x0000
0xffff
PODR00
Pmn Output Data
0
0
read-write
0
Low output
#0
1
High output
#1
PODR01
Pmn Output Data
1
1
read-write
0
Low output
#0
1
High output
#1
PODR02
Pmn Output Data
2
2
read-write
0
Low output
#0
1
High output
#1
PODR03
Pmn Output Data
3
3
read-write
0
Low output
#0
1
High output
#1
PODR04
Pmn Output Data
4
4
read-write
0
Low output
#0
1
High output
#1
PODR05
Pmn Output Data
5
5
read-write
0
Low output
#0
1
High output
#1
PODR06
Pmn Output Data
6
6
read-write
0
Low output
#0
1
High output
#1
PODR07
Pmn Output Data
7
7
read-write
0
Low output
#0
1
High output
#1
PODR08
Pmn Output Data
8
8
read-write
0
Low output
#0
1
High output
#1
PODR09
Pmn Output Data
9
9
read-write
0
Low output
#0
1
High output
#1
PODR10
Pmn Output Data
10
10
read-write
0
Low output
#0
1
High output
#1
PODR11
Pmn Output Data
11
11
read-write
0
Low output
#0
1
High output
#1
PODR12
Pmn Output Data
12
12
read-write
0
Low output
#0
1
High output
#1
PODR13
Pmn Output Data
13
13
read-write
0
Low output
#0
1
High output
#1
PODR14
Pmn Output Data
14
14
read-write
0
Low output
#0
1
High output
#1
PODR15
Pmn Output Data
15
15
read-write
0
Low output
#0
1
High output
#1
PDR
Port Control Register 1
PCNTR1
0x002
16
read-write
0x0000
0xffff
PDR00
Pmn Direction
0
0
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR01
Pmn Direction
1
1
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR02
Pmn Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR03
Pmn Direction
3
3
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR04
Pmn Direction
4
4
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR05
Pmn Direction
5
5
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR06
Pmn Direction
6
6
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR07
Pmn Direction
7
7
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR08
Pmn Direction
8
8
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR09
Pmn Direction
9
9
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR10
Pmn Direction
10
10
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR11
Pmn Direction
11
11
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR12
Pmn Direction
12
12
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR13
Pmn Direction
13
13
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR14
Pmn Direction
14
14
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR15
Pmn Direction
15
15
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCNTR2
Port Control Register 2
0x004
32
read-only
0x00000000
0xffff0000
PIDR00
Pmn State
0
0
read-only
0
Low level
#0
1
High level
#1
PIDR01
Pmn State
1
1
read-only
0
Low level
#0
1
High level
#1
PIDR02
Pmn State
2
2
read-only
0
Low level
#0
1
High level
#1
PIDR03
Pmn State
3
3
read-only
0
Low level
#0
1
High level
#1
PIDR04
Pmn State
4
4
read-only
0
Low level
#0
1
High level
#1
PIDR05
Pmn State
5
5
read-only
0
Low level
#0
1
High level
#1
PIDR06
Pmn State
6
6
read-only
0
Low level
#0
1
High level
#1
PIDR07
Pmn State
7
7
read-only
0
Low level
#0
1
High level
#1
PIDR08
Pmn State
8
8
read-only
0
Low level
#0
1
High level
#1
PIDR09
Pmn State
9
9
read-only
0
Low level
#0
1
High level
#1
PIDR10
Pmn State
10
10
read-only
0
Low level
#0
1
High level
#1
PIDR11
Pmn State
11
11
read-only
0
Low level
#0
1
High level
#1
PIDR12
Pmn State
12
12
read-only
0
Low level
#0
1
High level
#1
PIDR13
Pmn State
13
13
read-only
0
Low level
#0
1
High level
#1
PIDR14
Pmn State
14
14
read-only
0
Low level
#0
1
High level
#1
PIDR15
Pmn State
15
15
read-only
0
Low level
#0
1
High level
#1
EIDR00
Port Event Input Data
16
16
read-only
0
Low input
#0
1
High input
#1
EIDR01
Port Event Input Data
17
17
read-only
0
Low input
#0
1
High input
#1
EIDR02
Port Event Input Data
18
18
read-only
0
Low input
#0
1
High input
#1
EIDR03
Port Event Input Data
19
19
read-only
0
Low input
#0
1
High input
#1
EIDR04
Port Event Input Data
20
20
read-only
0
Low input
#0
1
High input
#1
EIDR05
Port Event Input Data
21
21
read-only
0
Low input
#0
1
High input
#1
EIDR06
Port Event Input Data
22
22
read-only
0
Low input
#0
1
High input
#1
EIDR07
Port Event Input Data
23
23
read-only
0
Low input
#0
1
High input
#1
EIDR08
Port Event Input Data
24
24
read-only
0
Low input
#0
1
High input
#1
EIDR09
Port Event Input Data
25
25
read-only
0
Low input
#0
1
High input
#1
EIDR10
Port Event Input Data
26
26
read-only
0
Low input
#0
1
High input
#1
EIDR11
Port Event Input Data
27
27
read-only
0
Low input
#0
1
High input
#1
EIDR12
Port Event Input Data
28
28
read-only
0
Low input
#0
1
High input
#1
EIDR13
Port Event Input Data
29
29
read-only
0
Low input
#0
1
High input
#1
EIDR14
Port Event Input Data
30
30
read-only
0
Low input
#0
1
High input
#1
EIDR15
Port Event Input Data
31
31
read-only
0
Low input
#0
1
High input
#1
EIDR
Port Control Register 2
PCNTR2
0x004
16
read-only
0x0000
0xffff
EIDR00
Port Event Input Data
0
0
read-only
0
Low input
#0
1
High input
#1
EIDR01
Port Event Input Data
1
1
read-only
0
Low input
#0
1
High input
#1
EIDR02
Port Event Input Data
2
2
read-only
0
Low input
#0
1
High input
#1
EIDR03
Port Event Input Data
3
3
read-only
0
Low input
#0
1
High input
#1
EIDR04
Port Event Input Data
4
4
read-only
0
Low input
#0
1
High input
#1
EIDR05
Port Event Input Data
5
5
read-only
0
Low input
#0
1
High input
#1
EIDR06
Port Event Input Data
6
6
read-only
0
Low input
#0
1
High input
#1
EIDR07
Port Event Input Data
7
7
read-only
0
Low input
#0
1
High input
#1
EIDR08
Port Event Input Data
8
8
read-only
0
Low input
#0
1
High input
#1
EIDR09
Port Event Input Data
9
9
read-only
0
Low input
#0
1
High input
#1
EIDR10
Port Event Input Data
10
10
read-only
0
Low input
#0
1
High input
#1
EIDR11
Port Event Input Data
11
11
read-only
0
Low input
#0
1
High input
#1
EIDR12
Port Event Input Data
12
12
read-only
0
Low input
#0
1
High input
#1
EIDR13
Port Event Input Data
13
13
read-only
0
Low input
#0
1
High input
#1
EIDR14
Port Event Input Data
14
14
read-only
0
Low input
#0
1
High input
#1
EIDR15
Port Event Input Data
15
15
read-only
0
Low input
#0
1
High input
#1
PIDR
Port Control Register 2
PCNTR2
0x006
16
read-only
0x0000
0x0000
PIDR00
Pmn State
0
0
read-only
0
Low level
#0
1
High level
#1
PIDR01
Pmn State
1
1
read-only
0
Low level
#0
1
High level
#1
PIDR02
Pmn State
2
2
read-only
0
Low level
#0
1
High level
#1
PIDR03
Pmn State
3
3
read-only
0
Low level
#0
1
High level
#1
PIDR04
Pmn State
4
4
read-only
0
Low level
#0
1
High level
#1
PIDR05
Pmn State
5
5
read-only
0
Low level
#0
1
High level
#1
PIDR06
Pmn State
6
6
read-only
0
Low level
#0
1
High level
#1
PIDR07
Pmn State
7
7
read-only
0
Low level
#0
1
High level
#1
PIDR08
Pmn State
8
8
read-only
0
Low level
#0
1
High level
#1
PIDR09
Pmn State
9
9
read-only
0
Low level
#0
1
High level
#1
PIDR10
Pmn State
10
10
read-only
0
Low level
#0
1
High level
#1
PIDR11
Pmn State
11
11
read-only
0
Low level
#0
1
High level
#1
PIDR12
Pmn State
12
12
read-only
0
Low level
#0
1
High level
#1
PIDR13
Pmn State
13
13
read-only
0
Low level
#0
1
High level
#1
PIDR14
Pmn State
14
14
read-only
0
Low level
#0
1
High level
#1
PIDR15
Pmn State
15
15
read-only
0
Low level
#0
1
High level
#1
PCNTR3
Port Control Register 3
0x008
32
write-only
0x00000000
0xffffffff
POSR00
Pmn Output Set
0
0
write-only
0
No effect on output
#0
1
High output
#1
POSR01
Pmn Output Set
1
1
write-only
0
No effect on output
#0
1
High output
#1
POSR02
Pmn Output Set
2
2
write-only
0
No effect on output
#0
1
High output
#1
POSR03
Pmn Output Set
3
3
write-only
0
No effect on output
#0
1
High output
#1
POSR04
Pmn Output Set
4
4
write-only
0
No effect on output
#0
1
High output
#1
POSR05
Pmn Output Set
5
5
write-only
0
No effect on output
#0
1
High output
#1
POSR06
Pmn Output Set
6
6
write-only
0
No effect on output
#0
1
High output
#1
POSR07
Pmn Output Set
7
7
write-only
0
No effect on output
#0
1
High output
#1
POSR08
Pmn Output Set
8
8
write-only
0
No effect on output
#0
1
High output
#1
POSR09
Pmn Output Set
9
9
write-only
0
No effect on output
#0
1
High output
#1
POSR10
Pmn Output Set
10
10
write-only
0
No effect on output
#0
1
High output
#1
POSR11
Pmn Output Set
11
11
write-only
0
No effect on output
#0
1
High output
#1
POSR12
Pmn Output Set
12
12
write-only
0
No effect on output
#0
1
High output
#1
POSR13
Pmn Output Set
13
13
write-only
0
No effect on output
#0
1
High output
#1
POSR14
Pmn Output Set
14
14
write-only
0
No effect on output
#0
1
High output
#1
POSR15
Pmn Output Set
15
15
write-only
0
No effect on output
#0
1
High output
#1
PORR00
Pmn Output Reset
16
16
write-only
0
No effect on output
#0
1
Low output
#1
PORR01
Pmn Output Reset
17
17
write-only
0
No effect on output
#0
1
Low output
#1
PORR02
Pmn Output Reset
18
18
write-only
0
No effect on output
#0
1
Low output
#1
PORR03
Pmn Output Reset
19
19
write-only
0
No effect on output
#0
1
Low output
#1
PORR04
Pmn Output Reset
20
20
write-only
0
No effect on output
#0
1
Low output
#1
PORR05
Pmn Output Reset
21
21
write-only
0
No effect on output
#0
1
Low output
#1
PORR06
Pmn Output Reset
22
22
write-only
0
No effect on output
#0
1
Low output
#1
PORR07
Pmn Output Reset
23
23
write-only
0
No effect on output
#0
1
Low output
#1
PORR08
Pmn Output Reset
24
24
write-only
0
No effect on output
#0
1
Low output
#1
PORR09
Pmn Output Reset
25
25
write-only
0
No effect on output
#0
1
Low output
#1
PORR10
Pmn Output Reset
26
26
write-only
0
No effect on output
#0
1
Low output
#1
PORR11
Pmn Output Reset
27
27
write-only
0
No effect on output
#0
1
Low output
#1
PORR12
Pmn Output Reset
28
28
write-only
0
No effect on output
#0
1
Low output
#1
PORR13
Pmn Output Reset
29
29
write-only
0
No effect on output
#0
1
Low output
#1
PORR14
Pmn Output Reset
30
30
write-only
0
No effect on output
#0
1
Low output
#1
PORR15
Pmn Output Reset
31
31
write-only
0
No effect on output
#0
1
Low output
#1
PORR
Port Control Register 3
PCNTR3
0x008
16
write-only
0x0000
0xffff
PORR00
Pmn Output Reset
0
0
write-only
0
No effect on output
#0
1
Low output
#1
PORR01
Pmn Output Reset
1
1
write-only
0
No effect on output
#0
1
Low output
#1
PORR02
Pmn Output Reset
2
2
write-only
0
No effect on output
#0
1
Low output
#1
PORR03
Pmn Output Reset
3
3
write-only
0
No effect on output
#0
1
Low output
#1
PORR04
Pmn Output Reset
4
4
write-only
0
No effect on output
#0
1
Low output
#1
PORR05
Pmn Output Reset
5
5
write-only
0
No effect on output
#0
1
Low output
#1
PORR06
Pmn Output Reset
6
6
write-only
0
No effect on output
#0
1
Low output
#1
PORR07
Pmn Output Reset
7
7
write-only
0
No effect on output
#0
1
Low output
#1
PORR08
Pmn Output Reset
8
8
write-only
0
No effect on output
#0
1
Low output
#1
PORR09
Pmn Output Reset
9
9
write-only
0
No effect on output
#0
1
Low output
#1
PORR10
Pmn Output Reset
10
10
write-only
0
No effect on output
#0
1
Low output
#1
PORR11
Pmn Output Reset
11
11
write-only
0
No effect on output
#0
1
Low output
#1
PORR12
Pmn Output Reset
12
12
write-only
0
No effect on output
#0
1
Low output
#1
PORR13
Pmn Output Reset
13
13
write-only
0
No effect on output
#0
1
Low output
#1
PORR14
Pmn Output Reset
14
14
write-only
0
No effect on output
#0
1
Low output
#1
PORR15
Pmn Output Reset
15
15
write-only
0
No effect on output
#0
1
Low output
#1
POSR
Port Control Register 3
PCNTR3
0x00A
16
write-only
0x0000
0xffff
POSR00
Pmn Output Set
0
0
write-only
0
No effect on output
#0
1
High output
#1
POSR01
Pmn Output Set
1
1
write-only
0
No effect on output
#0
1
High output
#1
POSR02
Pmn Output Set
2
2
write-only
0
No effect on output
#0
1
High output
#1
POSR03
Pmn Output Set
3
3
write-only
0
No effect on output
#0
1
High output
#1
POSR04
Pmn Output Set
4
4
write-only
0
No effect on output
#0
1
High output
#1
POSR05
Pmn Output Set
5
5
write-only
0
No effect on output
#0
1
High output
#1
POSR06
Pmn Output Set
6
6
write-only
0
No effect on output
#0
1
High output
#1
POSR07
Pmn Output Set
7
7
write-only
0
No effect on output
#0
1
High output
#1
POSR08
Pmn Output Set
8
8
write-only
0
No effect on output
#0
1
High output
#1
POSR09
Pmn Output Set
9
9
write-only
0
No effect on output
#0
1
High output
#1
POSR10
Pmn Output Set
10
10
write-only
0
No effect on output
#0
1
High output
#1
POSR11
Pmn Output Set
11
11
write-only
0
No effect on output
#0
1
High output
#1
POSR12
Pmn Output Set
12
12
write-only
0
No effect on output
#0
1
High output
#1
POSR13
Pmn Output Set
13
13
write-only
0
No effect on output
#0
1
High output
#1
POSR14
Pmn Output Set
14
14
write-only
0
No effect on output
#0
1
High output
#1
POSR15
Pmn Output Set
15
15
write-only
0
No effect on output
#0
1
High output
#1
PCNTR4
Port Control Register 4
0x00C
32
read-write
0x00000000
0xffffffff
EOSR00
Pmn Event Output Set
0
0
read-write
0
No effect on output
#0
1
High output
#1
EOSR01
Pmn Event Output Set
1
1
read-write
0
No effect on output
#0
1
High output
#1
EOSR02
Pmn Event Output Set
2
2
read-write
0
No effect on output
#0
1
High output
#1
EOSR03
Pmn Event Output Set
3
3
read-write
0
No effect on output
#0
1
High output
#1
EOSR04
Pmn Event Output Set
4
4
read-write
0
No effect on output
#0
1
High output
#1
EOSR05
Pmn Event Output Set
5
5
read-write
0
No effect on output
#0
1
High output
#1
EOSR06
Pmn Event Output Set
6
6
read-write
0
No effect on output
#0
1
High output
#1
EOSR07
Pmn Event Output Set
7
7
read-write
0
No effect on output
#0
1
High output
#1
EOSR08
Pmn Event Output Set
8
8
read-write
0
No effect on output
#0
1
High output
#1
EOSR09
Pmn Event Output Set
9
9
read-write
0
No effect on output
#0
1
High output
#1
EOSR10
Pmn Event Output Set
10
10
read-write
0
No effect on output
#0
1
High output
#1
EOSR11
Pmn Event Output Set
11
11
read-write
0
No effect on output
#0
1
High output
#1
EOSR12
Pmn Event Output Set
12
12
read-write
0
No effect on output
#0
1
High output
#1
EOSR13
Pmn Event Output Set
13
13
read-write
0
No effect on output
#0
1
High output
#1
EOSR14
Pmn Event Output Set
14
14
read-write
0
No effect on output
#0
1
High output
#1
EOSR15
Pmn Event Output Set
15
15
read-write
0
No effect on output
#0
1
High output
#1
EORR00
Pmn Event Output Reset
16
16
read-write
0
No effect on output
#0
1
Low output
#1
EORR01
Pmn Event Output Reset
17
17
read-write
0
No effect on output
#0
1
Low output
#1
EORR02
Pmn Event Output Reset
18
18
read-write
0
No effect on output
#0
1
Low output
#1
EORR03
Pmn Event Output Reset
19
19
read-write
0
No effect on output
#0
1
Low output
#1
EORR04
Pmn Event Output Reset
20
20
read-write
0
No effect on output
#0
1
Low output
#1
EORR05
Pmn Event Output Reset
21
21
read-write
0
No effect on output
#0
1
Low output
#1
EORR06
Pmn Event Output Reset
22
22
read-write
0
No effect on output
#0
1
Low output
#1
EORR07
Pmn Event Output Reset
23
23
read-write
0
No effect on output
#0
1
Low output
#1
EORR08
Pmn Event Output Reset
24
24
read-write
0
No effect on output
#0
1
Low output
#1
EORR09
Pmn Event Output Reset
25
25
read-write
0
No effect on output
#0
1
Low output
#1
EORR10
Pmn Event Output Reset
26
26
read-write
0
No effect on output
#0
1
Low output
#1
EORR11
Pmn Event Output Reset
27
27
read-write
0
No effect on output
#0
1
Low output
#1
EORR12
Pmn Event Output Reset
28
28
read-write
0
No effect on output
#0
1
Low output
#1
EORR13
Pmn Event Output Reset
29
29
read-write
0
No effect on output
#0
1
Low output
#1
EORR14
Pmn Event Output Reset
30
30
read-write
0
No effect on output
#0
1
Low output
#1
EORR15
Pmn Event Output Reset
31
31
read-write
0
No effect on output
#0
1
Low output
#1
EORR
Port Control Register 4
PCNTR4
0x00C
16
read-write
0x0000
0xffff
EORR00
Pmn Event Output Reset
0
0
read-write
0
No effect on output
#0
1
Low output
#1
EORR01
Pmn Event Output Reset
1
1
read-write
0
No effect on output
#0
1
Low output
#1
EORR02
Pmn Event Output Reset
2
2
read-write
0
No effect on output
#0
1
Low output
#1
EORR03
Pmn Event Output Reset
3
3
read-write
0
No effect on output
#0
1
Low output
#1
EORR04
Pmn Event Output Reset
4
4
read-write
0
No effect on output
#0
1
Low output
#1
EORR05
Pmn Event Output Reset
5
5
read-write
0
No effect on output
#0
1
Low output
#1
EORR06
Pmn Event Output Reset
6
6
read-write
0
No effect on output
#0
1
Low output
#1
EORR07
Pmn Event Output Reset
7
7
read-write
0
No effect on output
#0
1
Low output
#1
EORR08
Pmn Event Output Reset
8
8
read-write
0
No effect on output
#0
1
Low output
#1
EORR09
Pmn Event Output Reset
9
9
read-write
0
No effect on output
#0
1
Low output
#1
EORR10
Pmn Event Output Reset
10
10
read-write
0
No effect on output
#0
1
Low output
#1
EORR11
Pmn Event Output Reset
11
11
read-write
0
No effect on output
#0
1
Low output
#1
EORR12
Pmn Event Output Reset
12
12
read-write
0
No effect on output
#0
1
Low output
#1
EORR13
Pmn Event Output Reset
13
13
read-write
0
No effect on output
#0
1
Low output
#1
EORR14
Pmn Event Output Reset
14
14
read-write
0
No effect on output
#0
1
Low output
#1
EORR15
Pmn Event Output Reset
15
15
read-write
0
No effect on output
#0
1
Low output
#1
EOSR
Port Control Register 4
PCNTR4
0x00E
16
read-write
0x0000
0xffff
EOSR00
Pmn Event Output Set
0
0
read-write
0
No effect on output
#0
1
High output
#1
EOSR01
Pmn Event Output Set
1
1
read-write
0
No effect on output
#0
1
High output
#1
EOSR02
Pmn Event Output Set
2
2
read-write
0
No effect on output
#0
1
High output
#1
EOSR03
Pmn Event Output Set
3
3
read-write
0
No effect on output
#0
1
High output
#1
EOSR04
Pmn Event Output Set
4
4
read-write
0
No effect on output
#0
1
High output
#1
EOSR05
Pmn Event Output Set
5
5
read-write
0
No effect on output
#0
1
High output
#1
EOSR06
Pmn Event Output Set
6
6
read-write
0
No effect on output
#0
1
High output
#1
EOSR07
Pmn Event Output Set
7
7
read-write
0
No effect on output
#0
1
High output
#1
EOSR08
Pmn Event Output Set
8
8
read-write
0
No effect on output
#0
1
High output
#1
EOSR09
Pmn Event Output Set
9
9
read-write
0
No effect on output
#0
1
High output
#1
EOSR10
Pmn Event Output Set
10
10
read-write
0
No effect on output
#0
1
High output
#1
EOSR11
Pmn Event Output Set
11
11
read-write
0
No effect on output
#0
1
High output
#1
EOSR12
Pmn Event Output Set
12
12
read-write
0
No effect on output
#0
1
High output
#1
EOSR13
Pmn Event Output Set
13
13
read-write
0
No effect on output
#0
1
High output
#1
EOSR14
Pmn Event Output Set
14
14
read-write
0
No effect on output
#0
1
High output
#1
EOSR15
Pmn Event Output Set
15
15
read-write
0
No effect on output
#0
1
High output
#1
PORT2
Pmn Pin FunctionPort 2 Control RegistersPmn Pin Function Control Register
0x40080040
PORT3
Pmn Pin FunctionPort 3 Control RegistersPmn Pin Function Control Register
0x40080060
PORT4
Pmn Pin FunctionPort 4 Control RegistersPmn Pin Function Control Register
0x40080080
PORT5
Pmn Pin FunctionPort 5 Control RegistersPmn Pin Function Control Register
0x400800A0
PORT6
Pmn Pin FunctionPort 6 Control RegistersPmn Pin Function Control Register
0x400800C0
PORT7
Pmn Pin FunctionPort 7 Control RegistersPmn Pin Function Control Register
0x400800E0
PORT8
Pmn Pin FunctionPort 8 Control RegistersPmn Pin Function Control Register
0x40080100
PORT9
Pmn Pin FunctionPort 9 Control RegistersPmn Pin Function Control Register
0x40080120
PORTA
Pmn Pin FunctionPort A Control RegistersPmn Pin Function Control Register
0x40080140
0x00
12
registers
PCNTR1
Port Control Register 1
0x000
32
read-write
0x00000000
0xffffffff
PDR00
Pmn Direction
0
0
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR01
Pmn Direction
1
1
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR02
Pmn Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR03
Pmn Direction
3
3
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR04
Pmn Direction
4
4
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR05
Pmn Direction
5
5
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR06
Pmn Direction
6
6
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR07
Pmn Direction
7
7
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR08
Pmn Direction
8
8
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR09
Pmn Direction
9
9
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR10
Pmn Direction
10
10
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR11
Pmn Direction
11
11
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR12
Pmn Direction
12
12
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR13
Pmn Direction
13
13
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR14
Pmn Direction
14
14
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR15
Pmn Direction
15
15
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PODR00
Pmn Output Data
16
16
read-write
0
Low output
#0
1
High output
#1
PODR01
Pmn Output Data
17
17
read-write
0
Low output
#0
1
High output
#1
PODR02
Pmn Output Data
18
18
read-write
0
Low output
#0
1
High output
#1
PODR03
Pmn Output Data
19
19
read-write
0
Low output
#0
1
High output
#1
PODR04
Pmn Output Data
20
20
read-write
0
Low output
#0
1
High output
#1
PODR05
Pmn Output Data
21
21
read-write
0
Low output
#0
1
High output
#1
PODR06
Pmn Output Data
22
22
read-write
0
Low output
#0
1
High output
#1
PODR07
Pmn Output Data
23
23
read-write
0
Low output
#0
1
High output
#1
PODR08
Pmn Output Data
24
24
read-write
0
Low output
#0
1
High output
#1
PODR09
Pmn Output Data
25
25
read-write
0
Low output
#0
1
High output
#1
PODR10
Pmn Output Data
26
26
read-write
0
Low output
#0
1
High output
#1
PODR11
Pmn Output Data
27
27
read-write
0
Low output
#0
1
High output
#1
PODR12
Pmn Output Data
28
28
read-write
0
Low output
#0
1
High output
#1
PODR13
Pmn Output Data
29
29
read-write
0
Low output
#0
1
High output
#1
PODR14
Pmn Output Data
30
30
read-write
0
Low output
#0
1
High output
#1
PODR15
Pmn Output Data
31
31
read-write
0
Low output
#0
1
High output
#1
PODR
Port Control Register 1
PCNTR1
0x000
16
read-write
0x0000
0xffff
PODR00
Pmn Output Data
0
0
read-write
0
Low output
#0
1
High output
#1
PODR01
Pmn Output Data
1
1
read-write
0
Low output
#0
1
High output
#1
PODR02
Pmn Output Data
2
2
read-write
0
Low output
#0
1
High output
#1
PODR03
Pmn Output Data
3
3
read-write
0
Low output
#0
1
High output
#1
PODR04
Pmn Output Data
4
4
read-write
0
Low output
#0
1
High output
#1
PODR05
Pmn Output Data
5
5
read-write
0
Low output
#0
1
High output
#1
PODR06
Pmn Output Data
6
6
read-write
0
Low output
#0
1
High output
#1
PODR07
Pmn Output Data
7
7
read-write
0
Low output
#0
1
High output
#1
PODR08
Pmn Output Data
8
8
read-write
0
Low output
#0
1
High output
#1
PODR09
Pmn Output Data
9
9
read-write
0
Low output
#0
1
High output
#1
PODR10
Pmn Output Data
10
10
read-write
0
Low output
#0
1
High output
#1
PODR11
Pmn Output Data
11
11
read-write
0
Low output
#0
1
High output
#1
PODR12
Pmn Output Data
12
12
read-write
0
Low output
#0
1
High output
#1
PODR13
Pmn Output Data
13
13
read-write
0
Low output
#0
1
High output
#1
PODR14
Pmn Output Data
14
14
read-write
0
Low output
#0
1
High output
#1
PODR15
Pmn Output Data
15
15
read-write
0
Low output
#0
1
High output
#1
PDR
Port Control Register 1
PCNTR1
0x002
16
read-write
0x0000
0xffff
PDR00
Pmn Direction
0
0
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR01
Pmn Direction
1
1
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR02
Pmn Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR03
Pmn Direction
3
3
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR04
Pmn Direction
4
4
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR05
Pmn Direction
5
5
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR06
Pmn Direction
6
6
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR07
Pmn Direction
7
7
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR08
Pmn Direction
8
8
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR09
Pmn Direction
9
9
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR10
Pmn Direction
10
10
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR11
Pmn Direction
11
11
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR12
Pmn Direction
12
12
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR13
Pmn Direction
13
13
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR14
Pmn Direction
14
14
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR15
Pmn Direction
15
15
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCNTR2
Port Control Register 2
0x004
32
read-only
0x00000000
0xffff0000
PIDR00
Pmn State
0
0
read-only
0
Low level
#0
1
High level
#1
PIDR01
Pmn State
1
1
read-only
0
Low level
#0
1
High level
#1
PIDR02
Pmn State
2
2
read-only
0
Low level
#0
1
High level
#1
PIDR03
Pmn State
3
3
read-only
0
Low level
#0
1
High level
#1
PIDR04
Pmn State
4
4
read-only
0
Low level
#0
1
High level
#1
PIDR05
Pmn State
5
5
read-only
0
Low level
#0
1
High level
#1
PIDR06
Pmn State
6
6
read-only
0
Low level
#0
1
High level
#1
PIDR07
Pmn State
7
7
read-only
0
Low level
#0
1
High level
#1
PIDR08
Pmn State
8
8
read-only
0
Low level
#0
1
High level
#1
PIDR09
Pmn State
9
9
read-only
0
Low level
#0
1
High level
#1
PIDR10
Pmn State
10
10
read-only
0
Low level
#0
1
High level
#1
PIDR11
Pmn State
11
11
read-only
0
Low level
#0
1
High level
#1
PIDR12
Pmn State
12
12
read-only
0
Low level
#0
1
High level
#1
PIDR13
Pmn State
13
13
read-only
0
Low level
#0
1
High level
#1
PIDR14
Pmn State
14
14
read-only
0
Low level
#0
1
High level
#1
PIDR15
Pmn State
15
15
read-only
0
Low level
#0
1
High level
#1
PIDR
Port Control Register 2
PCNTR2
0x006
16
read-only
0x0000
0x0000
PIDR00
Pmn State
0
0
read-only
0
Low level
#0
1
High level
#1
PIDR01
Pmn State
1
1
read-only
0
Low level
#0
1
High level
#1
PIDR02
Pmn State
2
2
read-only
0
Low level
#0
1
High level
#1
PIDR03
Pmn State
3
3
read-only
0
Low level
#0
1
High level
#1
PIDR04
Pmn State
4
4
read-only
0
Low level
#0
1
High level
#1
PIDR05
Pmn State
5
5
read-only
0
Low level
#0
1
High level
#1
PIDR06
Pmn State
6
6
read-only
0
Low level
#0
1
High level
#1
PIDR07
Pmn State
7
7
read-only
0
Low level
#0
1
High level
#1
PIDR08
Pmn State
8
8
read-only
0
Low level
#0
1
High level
#1
PIDR09
Pmn State
9
9
read-only
0
Low level
#0
1
High level
#1
PIDR10
Pmn State
10
10
read-only
0
Low level
#0
1
High level
#1
PIDR11
Pmn State
11
11
read-only
0
Low level
#0
1
High level
#1
PIDR12
Pmn State
12
12
read-only
0
Low level
#0
1
High level
#1
PIDR13
Pmn State
13
13
read-only
0
Low level
#0
1
High level
#1
PIDR14
Pmn State
14
14
read-only
0
Low level
#0
1
High level
#1
PIDR15
Pmn State
15
15
read-only
0
Low level
#0
1
High level
#1
PCNTR3
Port Control Register 3
0x008
32
write-only
0x00000000
0xffffffff
POSR00
Pmn Output Set
0
0
write-only
0
No effect on output
#0
1
High output
#1
POSR01
Pmn Output Set
1
1
write-only
0
No effect on output
#0
1
High output
#1
POSR02
Pmn Output Set
2
2
write-only
0
No effect on output
#0
1
High output
#1
POSR03
Pmn Output Set
3
3
write-only
0
No effect on output
#0
1
High output
#1
POSR04
Pmn Output Set
4
4
write-only
0
No effect on output
#0
1
High output
#1
POSR05
Pmn Output Set
5
5
write-only
0
No effect on output
#0
1
High output
#1
POSR06
Pmn Output Set
6
6
write-only
0
No effect on output
#0
1
High output
#1
POSR07
Pmn Output Set
7
7
write-only
0
No effect on output
#0
1
High output
#1
POSR08
Pmn Output Set
8
8
write-only
0
No effect on output
#0
1
High output
#1
POSR09
Pmn Output Set
9
9
write-only
0
No effect on output
#0
1
High output
#1
POSR10
Pmn Output Set
10
10
write-only
0
No effect on output
#0
1
High output
#1
POSR11
Pmn Output Set
11
11
write-only
0
No effect on output
#0
1
High output
#1
POSR12
Pmn Output Set
12
12
write-only
0
No effect on output
#0
1
High output
#1
POSR13
Pmn Output Set
13
13
write-only
0
No effect on output
#0
1
High output
#1
POSR14
Pmn Output Set
14
14
write-only
0
No effect on output
#0
1
High output
#1
POSR15
Pmn Output Set
15
15
write-only
0
No effect on output
#0
1
High output
#1
PORR00
Pmn Output Reset
16
16
write-only
0
No effect on output
#0
1
Low output
#1
PORR01
Pmn Output Reset
17
17
write-only
0
No effect on output
#0
1
Low output
#1
PORR02
Pmn Output Reset
18
18
write-only
0
No effect on output
#0
1
Low output
#1
PORR03
Pmn Output Reset
19
19
write-only
0
No effect on output
#0
1
Low output
#1
PORR04
Pmn Output Reset
20
20
write-only
0
No effect on output
#0
1
Low output
#1
PORR05
Pmn Output Reset
21
21
write-only
0
No effect on output
#0
1
Low output
#1
PORR06
Pmn Output Reset
22
22
write-only
0
No effect on output
#0
1
Low output
#1
PORR07
Pmn Output Reset
23
23
write-only
0
No effect on output
#0
1
Low output
#1
PORR08
Pmn Output Reset
24
24
write-only
0
No effect on output
#0
1
Low output
#1
PORR09
Pmn Output Reset
25
25
write-only
0
No effect on output
#0
1
Low output
#1
PORR10
Pmn Output Reset
26
26
write-only
0
No effect on output
#0
1
Low output
#1
PORR11
Pmn Output Reset
27
27
write-only
0
No effect on output
#0
1
Low output
#1
PORR12
Pmn Output Reset
28
28
write-only
0
No effect on output
#0
1
Low output
#1
PORR13
Pmn Output Reset
29
29
write-only
0
No effect on output
#0
1
Low output
#1
PORR14
Pmn Output Reset
30
30
write-only
0
No effect on output
#0
1
Low output
#1
PORR15
Pmn Output Reset
31
31
write-only
0
No effect on output
#0
1
Low output
#1
PORR
Port Control Register 3
PCNTR3
0x008
16
write-only
0x0000
0xffff
PORR00
Pmn Output Reset
0
0
write-only
0
No effect on output
#0
1
Low output
#1
PORR01
Pmn Output Reset
1
1
write-only
0
No effect on output
#0
1
Low output
#1
PORR02
Pmn Output Reset
2
2
write-only
0
No effect on output
#0
1
Low output
#1
PORR03
Pmn Output Reset
3
3
write-only
0
No effect on output
#0
1
Low output
#1
PORR04
Pmn Output Reset
4
4
write-only
0
No effect on output
#0
1
Low output
#1
PORR05
Pmn Output Reset
5
5
write-only
0
No effect on output
#0
1
Low output
#1
PORR06
Pmn Output Reset
6
6
write-only
0
No effect on output
#0
1
Low output
#1
PORR07
Pmn Output Reset
7
7
write-only
0
No effect on output
#0
1
Low output
#1
PORR08
Pmn Output Reset
8
8
write-only
0
No effect on output
#0
1
Low output
#1
PORR09
Pmn Output Reset
9
9
write-only
0
No effect on output
#0
1
Low output
#1
PORR10
Pmn Output Reset
10
10
write-only
0
No effect on output
#0
1
Low output
#1
PORR11
Pmn Output Reset
11
11
write-only
0
No effect on output
#0
1
Low output
#1
PORR12
Pmn Output Reset
12
12
write-only
0
No effect on output
#0
1
Low output
#1
PORR13
Pmn Output Reset
13
13
write-only
0
No effect on output
#0
1
Low output
#1
PORR14
Pmn Output Reset
14
14
write-only
0
No effect on output
#0
1
Low output
#1
PORR15
Pmn Output Reset
15
15
write-only
0
No effect on output
#0
1
Low output
#1
POSR
Port Control Register 3
PCNTR3
0x00A
16
write-only
0x0000
0xffff
POSR00
Pmn Output Set
0
0
write-only
0
No effect on output
#0
1
High output
#1
POSR01
Pmn Output Set
1
1
write-only
0
No effect on output
#0
1
High output
#1
POSR02
Pmn Output Set
2
2
write-only
0
No effect on output
#0
1
High output
#1
POSR03
Pmn Output Set
3
3
write-only
0
No effect on output
#0
1
High output
#1
POSR04
Pmn Output Set
4
4
write-only
0
No effect on output
#0
1
High output
#1
POSR05
Pmn Output Set
5
5
write-only
0
No effect on output
#0
1
High output
#1
POSR06
Pmn Output Set
6
6
write-only
0
No effect on output
#0
1
High output
#1
POSR07
Pmn Output Set
7
7
write-only
0
No effect on output
#0
1
High output
#1
POSR08
Pmn Output Set
8
8
write-only
0
No effect on output
#0
1
High output
#1
POSR09
Pmn Output Set
9
9
write-only
0
No effect on output
#0
1
High output
#1
POSR10
Pmn Output Set
10
10
write-only
0
No effect on output
#0
1
High output
#1
POSR11
Pmn Output Set
11
11
write-only
0
No effect on output
#0
1
High output
#1
POSR12
Pmn Output Set
12
12
write-only
0
No effect on output
#0
1
High output
#1
POSR13
Pmn Output Set
13
13
write-only
0
No effect on output
#0
1
High output
#1
POSR14
Pmn Output Set
14
14
write-only
0
No effect on output
#0
1
High output
#1
POSR15
Pmn Output Set
15
15
write-only
0
No effect on output
#0
1
High output
#1
PORTB
Pmn Pin FunctionPort B Control RegistersPmn Pin Function Control Register
0x40080160
0x00
12
registers
PCNTR1
Port Control Register 1
0x000
32
read-write
0x00000000
0xffffffff
PDR00
Pmn Direction
0
0
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR01
Pmn Direction
1
1
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR02
Pmn Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR03
Pmn Direction
3
3
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR04
Pmn Direction
4
4
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR05
Pmn Direction
5
5
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR06
Pmn Direction
6
6
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR07
Pmn Direction
7
7
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR08
Pmn Direction
8
8
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR09
Pmn Direction
9
9
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR10
Pmn Direction
10
10
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR11
Pmn Direction
11
11
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR12
Pmn Direction
12
12
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR13
Pmn Direction
13
13
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR14
Pmn Direction
14
14
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR15
Pmn Direction
15
15
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PODR00
Pmn Output Data
16
16
read-write
0
Low output
#0
1
High output
#1
PODR01
Pmn Output Data
17
17
read-write
0
Low output
#0
1
High output
#1
PODR02
Pmn Output Data
18
18
read-write
0
Low output
#0
1
High output
#1
PODR03
Pmn Output Data
19
19
read-write
0
Low output
#0
1
High output
#1
PODR04
Pmn Output Data
20
20
read-write
0
Low output
#0
1
High output
#1
PODR05
Pmn Output Data
21
21
read-write
0
Low output
#0
1
High output
#1
PODR06
Pmn Output Data
22
22
read-write
0
Low output
#0
1
High output
#1
PODR07
Pmn Output Data
23
23
read-write
0
Low output
#0
1
High output
#1
PODR08
Pmn Output Data
24
24
read-write
0
Low output
#0
1
High output
#1
PODR09
Pmn Output Data
25
25
read-write
0
Low output
#0
1
High output
#1
PODR10
Pmn Output Data
26
26
read-write
0
Low output
#0
1
High output
#1
PODR11
Pmn Output Data
27
27
read-write
0
Low output
#0
1
High output
#1
PODR12
Pmn Output Data
28
28
read-write
0
Low output
#0
1
High output
#1
PODR13
Pmn Output Data
29
29
read-write
0
Low output
#0
1
High output
#1
PODR14
Pmn Output Data
30
30
read-write
0
Low output
#0
1
High output
#1
PODR15
Pmn Output Data
31
31
read-write
0
Low output
#0
1
High output
#1
PODR
Port Control Register 1
PCNTR1
0x000
16
read-write
0x0000
0xffff
PODR00
Pmn Output Data
0
0
read-write
0
Low output
#0
1
High output
#1
PODR01
Pmn Output Data
1
1
read-write
0
Low output
#0
1
High output
#1
PODR02
Pmn Output Data
2
2
read-write
0
Low output
#0
1
High output
#1
PODR03
Pmn Output Data
3
3
read-write
0
Low output
#0
1
High output
#1
PODR04
Pmn Output Data
4
4
read-write
0
Low output
#0
1
High output
#1
PODR05
Pmn Output Data
5
5
read-write
0
Low output
#0
1
High output
#1
PODR06
Pmn Output Data
6
6
read-write
0
Low output
#0
1
High output
#1
PODR07
Pmn Output Data
7
7
read-write
0
Low output
#0
1
High output
#1
PODR08
Pmn Output Data
8
8
read-write
0
Low output
#0
1
High output
#1
PODR09
Pmn Output Data
9
9
read-write
0
Low output
#0
1
High output
#1
PODR10
Pmn Output Data
10
10
read-write
0
Low output
#0
1
High output
#1
PODR11
Pmn Output Data
11
11
read-write
0
Low output
#0
1
High output
#1
PODR12
Pmn Output Data
12
12
read-write
0
Low output
#0
1
High output
#1
PODR13
Pmn Output Data
13
13
read-write
0
Low output
#0
1
High output
#1
PODR14
Pmn Output Data
14
14
read-write
0
Low output
#0
1
High output
#1
PODR15
Pmn Output Data
15
15
read-write
0
Low output
#0
1
High output
#1
PDR
Port Control Register 1
PCNTR1
0x002
16
read-write
0x0000
0xffff
PDR00
Pmn Direction
0
0
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR01
Pmn Direction
1
1
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR02
Pmn Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR03
Pmn Direction
3
3
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR04
Pmn Direction
4
4
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR05
Pmn Direction
5
5
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR06
Pmn Direction
6
6
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR07
Pmn Direction
7
7
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR08
Pmn Direction
8
8
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR09
Pmn Direction
9
9
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR10
Pmn Direction
10
10
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR11
Pmn Direction
11
11
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR12
Pmn Direction
12
12
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR13
Pmn Direction
13
13
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR14
Pmn Direction
14
14
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PDR15
Pmn Direction
15
15
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCNTR2
Port Control Register 2
0x004
32
read-only
0x00000000
0xffff0000
PIDR00
Pmn State
0
0
read-only
0
Low level
#0
1
High level
#1
PIDR01
Pmn State
1
1
read-only
0
Low level
#0
1
High level
#1
PIDR02
Pmn State
2
2
read-only
0
Low level
#0
1
High level
#1
PIDR03
Pmn State
3
3
read-only
0
Low level
#0
1
High level
#1
PIDR04
Pmn State
4
4
read-only
0
Low level
#0
1
High level
#1
PIDR05
Pmn State
5
5
read-only
0
Low level
#0
1
High level
#1
PIDR06
Pmn State
6
6
read-only
0
Low level
#0
1
High level
#1
PIDR07
Pmn State
7
7
read-only
0
Low level
#0
1
High level
#1
PIDR08
Pmn State
8
8
read-only
0
Low level
#0
1
High level
#1
PIDR09
Pmn State
9
9
read-only
0
Low level
#0
1
High level
#1
PIDR10
Pmn State
10
10
read-only
0
Low level
#0
1
High level
#1
PIDR11
Pmn State
11
11
read-only
0
Low level
#0
1
High level
#1
PIDR12
Pmn State
12
12
read-only
0
Low level
#0
1
High level
#1
PIDR13
Pmn State
13
13
read-only
0
Low level
#0
1
High level
#1
PIDR14
Pmn State
14
14
read-only
0
Low level
#0
1
High level
#1
PIDR15
Pmn State
15
15
read-only
0
Low level
#0
1
High level
#1
PIDR
Port Control Register 2
PCNTR2
0x006
16
read-only
0x0000
0x0000
PIDR00
Pmn State
0
0
read-only
0
Low level
#0
1
High level
#1
PIDR01
Pmn State
1
1
read-only
0
Low level
#0
1
High level
#1
PIDR02
Pmn State
2
2
read-only
0
Low level
#0
1
High level
#1
PIDR03
Pmn State
3
3
read-only
0
Low level
#0
1
High level
#1
PIDR04
Pmn State
4
4
read-only
0
Low level
#0
1
High level
#1
PIDR05
Pmn State
5
5
read-only
0
Low level
#0
1
High level
#1
PIDR06
Pmn State
6
6
read-only
0
Low level
#0
1
High level
#1
PIDR07
Pmn State
7
7
read-only
0
Low level
#0
1
High level
#1
PIDR08
Pmn State
8
8
read-only
0
Low level
#0
1
High level
#1
PIDR09
Pmn State
9
9
read-only
0
Low level
#0
1
High level
#1
PIDR10
Pmn State
10
10
read-only
0
Low level
#0
1
High level
#1
PIDR11
Pmn State
11
11
read-only
0
Low level
#0
1
High level
#1
PIDR12
Pmn State
12
12
read-only
0
Low level
#0
1
High level
#1
PIDR13
Pmn State
13
13
read-only
0
Low level
#0
1
High level
#1
PIDR14
Pmn State
14
14
read-only
0
Low level
#0
1
High level
#1
PIDR15
Pmn State
15
15
read-only
0
Low level
#0
1
High level
#1
PCNTR3
Port Control Register 3
0x008
32
write-only
0x00000000
0xffffffff
POSR00
Pmn Output Set
0
0
write-only
0
No effect on output
#0
1
High output
#1
POSR01
Pmn Output Set
1
1
write-only
0
No effect on output
#0
1
High output
#1
POSR02
Pmn Output Set
2
2
write-only
0
No effect on output
#0
1
High output
#1
POSR03
Pmn Output Set
3
3
write-only
0
No effect on output
#0
1
High output
#1
POSR04
Pmn Output Set
4
4
write-only
0
No effect on output
#0
1
High output
#1
POSR05
Pmn Output Set
5
5
write-only
0
No effect on output
#0
1
High output
#1
POSR06
Pmn Output Set
6
6
write-only
0
No effect on output
#0
1
High output
#1
POSR07
Pmn Output Set
7
7
write-only
0
No effect on output
#0
1
High output
#1
POSR08
Pmn Output Set
8
8
write-only
0
No effect on output
#0
1
High output
#1
POSR09
Pmn Output Set
9
9
write-only
0
No effect on output
#0
1
High output
#1
POSR10
Pmn Output Set
10
10
write-only
0
No effect on output
#0
1
High output
#1
POSR11
Pmn Output Set
11
11
write-only
0
No effect on output
#0
1
High output
#1
POSR12
Pmn Output Set
12
12
write-only
0
No effect on output
#0
1
High output
#1
POSR13
Pmn Output Set
13
13
write-only
0
No effect on output
#0
1
High output
#1
POSR14
Pmn Output Set
14
14
write-only
0
No effect on output
#0
1
High output
#1
POSR15
Pmn Output Set
15
15
write-only
0
No effect on output
#0
1
High output
#1
PORR00
Pmn Output Reset
16
16
write-only
0
No effect on output
#0
1
Low output
#1
PORR01
Pmn Output Reset
17
17
write-only
0
No effect on output
#0
1
Low output
#1
PORR02
Pmn Output Reset
18
18
write-only
0
No effect on output
#0
1
Low output
#1
PORR03
Pmn Output Reset
19
19
write-only
0
No effect on output
#0
1
Low output
#1
PORR04
Pmn Output Reset
20
20
write-only
0
No effect on output
#0
1
Low output
#1
PORR05
Pmn Output Reset
21
21
write-only
0
No effect on output
#0
1
Low output
#1
PORR06
Pmn Output Reset
22
22
write-only
0
No effect on output
#0
1
Low output
#1
PORR07
Pmn Output Reset
23
23
write-only
0
No effect on output
#0
1
Low output
#1
PORR08
Pmn Output Reset
24
24
write-only
0
No effect on output
#0
1
Low output
#1
PORR09
Pmn Output Reset
25
25
write-only
0
No effect on output
#0
1
Low output
#1
PORR10
Pmn Output Reset
26
26
write-only
0
No effect on output
#0
1
Low output
#1
PORR11
Pmn Output Reset
27
27
write-only
0
No effect on output
#0
1
Low output
#1
PORR12
Pmn Output Reset
28
28
write-only
0
No effect on output
#0
1
Low output
#1
PORR13
Pmn Output Reset
29
29
write-only
0
No effect on output
#0
1
Low output
#1
PORR14
Pmn Output Reset
30
30
write-only
0
No effect on output
#0
1
Low output
#1
PORR15
Pmn Output Reset
31
31
write-only
0
No effect on output
#0
1
Low output
#1
PORR
Port Control Register 3
PCNTR3
0x008
16
write-only
0x0000
0xffff
PORR00
Pmn Output Reset
0
0
write-only
0
No effect on output
#0
1
Low output
#1
PORR01
Pmn Output Reset
1
1
write-only
0
No effect on output
#0
1
Low output
#1
PORR02
Pmn Output Reset
2
2
write-only
0
No effect on output
#0
1
Low output
#1
PORR03
Pmn Output Reset
3
3
write-only
0
No effect on output
#0
1
Low output
#1
PORR04
Pmn Output Reset
4
4
write-only
0
No effect on output
#0
1
Low output
#1
PORR05
Pmn Output Reset
5
5
write-only
0
No effect on output
#0
1
Low output
#1
PORR06
Pmn Output Reset
6
6
write-only
0
No effect on output
#0
1
Low output
#1
PORR07
Pmn Output Reset
7
7
write-only
0
No effect on output
#0
1
Low output
#1
PORR08
Pmn Output Reset
8
8
write-only
0
No effect on output
#0
1
Low output
#1
PORR09
Pmn Output Reset
9
9
write-only
0
No effect on output
#0
1
Low output
#1
PORR10
Pmn Output Reset
10
10
write-only
0
No effect on output
#0
1
Low output
#1
PORR11
Pmn Output Reset
11
11
write-only
0
No effect on output
#0
1
Low output
#1
PORR12
Pmn Output Reset
12
12
write-only
0
No effect on output
#0
1
Low output
#1
PORR13
Pmn Output Reset
13
13
write-only
0
No effect on output
#0
1
Low output
#1
PORR14
Pmn Output Reset
14
14
write-only
0
No effect on output
#0
1
Low output
#1
PORR15
Pmn Output Reset
15
15
write-only
0
No effect on output
#0
1
Low output
#1
POSR
Port Control Register 3
PCNTR3
0x00A
16
write-only
0x0000
0xffff
POSR00
Pmn Output Set
0
0
write-only
0
No effect on output
#0
1
High output
#1
POSR01
Pmn Output Set
1
1
write-only
0
No effect on output
#0
1
High output
#1
POSR02
Pmn Output Set
2
2
write-only
0
No effect on output
#0
1
High output
#1
POSR03
Pmn Output Set
3
3
write-only
0
No effect on output
#0
1
High output
#1
POSR04
Pmn Output Set
4
4
write-only
0
No effect on output
#0
1
High output
#1
POSR05
Pmn Output Set
5
5
write-only
0
No effect on output
#0
1
High output
#1
POSR06
Pmn Output Set
6
6
write-only
0
No effect on output
#0
1
High output
#1
POSR07
Pmn Output Set
7
7
write-only
0
No effect on output
#0
1
High output
#1
POSR08
Pmn Output Set
8
8
write-only
0
No effect on output
#0
1
High output
#1
POSR09
Pmn Output Set
9
9
write-only
0
No effect on output
#0
1
High output
#1
POSR10
Pmn Output Set
10
10
write-only
0
No effect on output
#0
1
High output
#1
POSR11
Pmn Output Set
11
11
write-only
0
No effect on output
#0
1
High output
#1
POSR12
Pmn Output Set
12
12
write-only
0
No effect on output
#0
1
High output
#1
POSR13
Pmn Output Set
13
13
write-only
0
No effect on output
#0
1
High output
#1
POSR14
Pmn Output Set
14
14
write-only
0
No effect on output
#0
1
High output
#1
POSR15
Pmn Output Set
15
15
write-only
0
No effect on output
#0
1
High output
#1
PFS
Control Register
0x40080800
0x00
44
registers
0x38
135
registers
0xC0
167
registers
0x16C
15
registers
0x180
123
registers
0x200
31
registers
0x240
11
registers
0x254
19
registers
0x280
11
registers
0x2A0
12
registers
0x2C0
11
registers
0x500
1
registers
0x503
1
registers
0x505
1
registers
0x510
24
registers
8
0x4
0-7
P00%sPFS
Port 00%s Pin Function Select Register
0x000
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
8
0x4
0-7
P00%sPFS_HA
Port 00%s Pin Function Select Register
P00%sPFS
0x002
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
8
0x4
0-7
P00%sPFS_BY
Port 00%s Pin Function Select Register
P00%sPFS
0x003
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
P008PFS
Port 008 Pin Function Select Register
0x020
32
read-write
0x00010410
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
P008PFS_HA
Port 008 Pin Function Select Register
P008PFS
0x022
16
read-write
0x0410
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
P008PFS_BY
Port 008 Pin Function Select Register
P008PFS
0x023
8
read-write
0x10
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
P009PFS
Port 009 Pin Function Select Register
0x024
32
read-write
0x00010400
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
P009PFS_HA
Port 009 Pin Function Select Register
P009PFS
0x026
16
read-write
0x0400
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
P009PFS_BY
Port 009 Pin Function Select Register
P009PFS
0x027
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
P010PFS
Port 010 Pin Function Select Register
0x028
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
P010PFS_HA
Port 010 Pin Function Select Register
P010PFS
0x02A
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
P010PFS_BY
Port 010 Pin Function Select Register
P010PFS
0x02B
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
2
0x4
14-15
P0%sPFS
Port 0%s Pin Function Select Register
0x038
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
2
0x4
14-15
P0%sPFS_HA
Port 0%s Pin Function Select Register
P0%sPFS
0x03A
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
2
0x4
14-15
P0%sPFS_BY
Port 0%s Pin Function Select Register
P0%sPFS
0x03B
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
10
0x4
0-9
P10%sPFS
Port 10%s Pin Function Select Register
0x040
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
10
0x4
0-9
P10%sPFS_HA
Port 10%s Pin Function Select Register
P10%sPFS
0x042
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
10
0x4
0-9
P10%sPFS_BY
Port 10%s Pin Function Select Register
P10%sPFS
0x043
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
6
0x4
10-15
P1%sPFS
Port 1%s Pin Function Select Register
0x068
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
6
0x4
10-15
P1%sPFS_HA
Port 1%s Pin Function Select Register
P1%sPFS
0x06A
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
6
0x4
10-15
P1%sPFS_BY
Port 1%s Pin Function Select Register
P1%sPFS
0x06B
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
P200PFS
Port 200 Pin Function Select Register
0x080
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
P200PFS_HA
Port 200 Pin Function Select Register
P200PFS
0x082
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
P200PFS_BY
Port 200 Pin Function Select Register
P200PFS
0x083
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
P201PFS
Port 201 Pin Function Select Register
0x084
32
read-write
0x00000010
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
P201PFS_HA
Port 201 Pin Function Select Register
P201PFS
0x086
16
read-write
0x0010
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
P201PFS_BY
Port 201 Pin Function Select Register
P201PFS
0x087
8
read-write
0x10
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
8
0x4
2-9
P20%sPFS
Port 20%s Pin Function Select Register
0x088
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
8
0x4
2-9
P20%sPFS_HA
Port 20%s Pin Function Select Register
P20%sPFS
0x08A
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
8
0x4
2-9
P20%sPFS_BY
Port 20%s Pin Function Select Register
P20%sPFS
0x08B
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
5
0x4
10-14
P2%sPFS
Port 2%s Pin Function Select Register
0x0A8
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
5
0x4
10-14
P2%sPFS_HA
Port 2%s Pin Function Select Register
P2%sPFS
0x0AA
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
5
0x4
10-14
P2%sPFS_BY
Port 2%s Pin Function Select Register
P2%sPFS
0x0AB
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
P300PFS
Port 300 Pin Function Select Register
0x0C0
32
read-write
0x00010010
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
P300PFS_HA
Port 300 Pin Function Select Register
P300PFS
0x0C2
16
read-write
0x0010
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
P300PFS_BY
Port 300 Pin Function Select Register
P300PFS
0x0C3
8
read-write
0x10
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
9
0x4
1-9
P30%sPFS
Port 30%s Pin Function Select Register
0x0C4
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
9
0x4
1-9
P30%sPFS_HA
Port 30%s Pin Function Select Register
P30%sPFS
0x0C6
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
9
0x4
1-9
P30%sPFS_BY
Port 30%s Pin Function Select Register
P30%sPFS
0x0C7
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
6
0x4
10-15
P3%sPFS
Port 3%s Pin Function Select Register
0x0E8
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
6
0x4
10-15
P3%sPFS_HA
Port 3%s Pin Function Select Register
P3%sPFS
0x0EA
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
6
0x4
10-15
P3%sPFS_BY
Port 3%s Pin Function Select Register
P3%sPFS
0x0EB
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
10
0x4
0-9
P40%sPFS
Port 40%s Pin Function Select Register
0x100
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
10
0x4
0-9
P40%sPFS_HA
Port 40%s Pin Function Select Register
P40%sPFS
0x102
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
10
0x4
0-9
P40%sPFS_BY
Port 40%s Pin Function Select Register
P40%sPFS
0x103
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
6
0x4
10-15
P4%sPFS
Port 4%s Pin Function Select Register
0x128
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
6
0x4
10-15
P4%sPFS_HA
Port 4%s Pin Function Select Register
P4%sPFS
0x12A
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
EOFR
Event on Falling/Event on Rising
12
13
read-write
00
Don't care
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
6
0x4
10-15
P4%sPFS_BY
Port 4%s Pin Function Select Register
P4%sPFS
0x12B
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
9
0x4
0-8
P50%sPFS
Port 50%s Pin Function Select Register
0x140
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
9
0x4
0-8
P50%sPFS_HA
Port 50%s Pin Function Select Register
P50%sPFS
0x142
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
9
0x4
0-8
P50%sPFS_BY
Port 50%s Pin Function Select Register
P50%sPFS
0x143
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
3
0x4
11-13
P5%sPFS
Port 5%s Pin Function Select Register
0x16C
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
3
0x4
11-13
P5%sPFS_HA
Port 5%s Pin Function Select Register
P5%sPFS
0x16E
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
3
0x4
11-13
P5%sPFS_BY
Port 5%s Pin Function Select Register
P5%sPFS
0x16F
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
10
0x4
0-9
P60%sPFS
Port 60%s Pin Function Select Register
0x180
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
10
0x4
0-9
P60%sPFS_HA
Port 60%s Pin Function Select Register
P60%sPFS
0x182
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
10
0x4
0-9
P60%sPFS_BY
Port 60%s Pin Function Select Register
P60%sPFS
0x183
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
6
0x4
10-15
P6%sPFS
Port 6%s Pin Function Select Register
0x1A8
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
6
0x4
10-15
P6%sPFS_HA
Port 6%s Pin Function Select Register
P6%sPFS
0x1AA
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
6
0x4
10-15
P6%sPFS_BY
Port 6%s Pin Function Select Register
P6%sPFS
0x1AB
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
8
0x4
0-7
P70%sPFS
Port 70%s Pin Function Select Register
0x1C0
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
8
0x4
0-7
P70%sPFS_HA
Port 70%s Pin Function Select Register
P70%sPFS
0x1C2
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
8
0x4
0-7
P70%sPFS_BY
Port 70%s Pin Function Select Register
P70%sPFS
0x1C3
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
2
0x4
8-9
P70%sPFS
Port 70%s Pin Function Select Register
0x1E0
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
2
0x4
8-9
P70%sPFS_HA
Port 70%s Pin Function Select Register
P70%sPFS
0x1E2
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
2
0x4
8-9
P70%sPFS_BY
Port 70%s Pin Function Select Register
P70%sPFS
0x1E3
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
4
0x4
10-13
P7%sPFS
Port 7%s Pin Function Select Register
0x1E8
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
4
0x4
10-13
P7%sPFS_HA
Port 7%s Pin Function Select Register
P7%sPFS
0x1EA
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
4
0x4
10-13
P7%sPFS_BY
Port 7%s Pin Function Select Register
P7%sPFS
0x1EB
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
7
0x4
0-6
P80%sPFS
Port 80%s Pin Function Select Register
0x200
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
7
0x4
0-6
P80%sPFS_HA
Port 80%s Pin Function Select Register
P80%sPFS
0x202
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
7
0x4
0-6
P80%sPFS_BY
Port 80%s Pin Function Select Register
P80%sPFS
0x203
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
2
0x4
0-1
P90%sPFS
Port 90%s Pin Function Select Register
0x240
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
2
0x4
0-1
P90%sPFS_HA
Port 90%s Pin Function Select Register
P90%sPFS
0x242
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
2
0x4
0-1
P90%sPFS_BY
Port 90%s Pin Function Select Register
P90%sPFS
0x243
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
4
0x4
5-8
P90%sPFS
Port 90%s Pin Function Select Register
0x254
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
4
0x4
5-8
P90%sPFS_HA
Port 90%s Pin Function Select Register
P90%sPFS
0x256
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
4
0x4
5-8
P90%sPFS_BY
Port 90%s Pin Function Select Register
P90%sPFS
0x257
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
2
0x4
0-1
PA0%sPFS
Port A0%s Pin Function Select Register
0x280
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
2
0x4
0-1
PA0%sPFS_HA
Port A0%s Pin Function Select Register
PA0%sPFS
0x282
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
2
0x4
0-1
PA0%sPFS_BY
Port A0%s Pin Function Select Register
PA0%sPFS
0x283
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
2
0x4
8-9
PA0%sPFS
Port A0%s Pin Function Select Register
0x2A0
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
2
0x4
8-9
PA0%sPFS_HA
Port A0%s Pin Function Select Register
PA0%sPFS
0x2A2
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
2
0x4
8-9
PA0%sPFS_BY
Port A0%s Pin Function Select Register
PA0%sPFS
0x2A3
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
PA10PFS
Port A10 Pin Function Select Register
0x2A8
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
PA10PFS_HA
Port A10 Pin Function Select Register
PA10PFS
0x2AA
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PA10PFS_BY
Port A10 Pin Function Select Register
PA10PFS
0x2AB
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
2
0x4
0-1
PB0%sPFS
Port B0%s Pin Function Select Register
0x2C0
32
read-write
0x00000000
0xfffffffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
PMR
Port Mode Control
16
16
read-write
0
Use as general I/O pin
#0
1
Use as I/O port for peripheral functions
#1
PSEL
Peripheral Select
24
28
read-write
2
0x4
0-1
PB0%sPFS_HA
Port B0%s Pin Function Select Register
PB0%sPFS
0x2C2
16
read-write
0x0000
0xfffd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
ISEL
IRQ Input Enable
14
14
read-write
0
Do not use as IRQn input pin
#0
1
Use as IRQn input pin
#1
ASEL
Analog Input Enable
15
15
read-write
0
Do not use as analog pin
#0
1
Use as analog pin
#1
2
0x4
0-1
PB0%sPFS_BY
Port B0%s Pin Function Select Register
PB0%sPFS
0x2C3
8
read-write
0x00
0xfd
PODR
Port Output Data
0
0
read-write
0
Output low
#0
1
Output high
#1
PIDR
Port State
1
1
read-only
0
Low level
#0
1
High level
#1
PDR
Port Direction
2
2
read-write
0
Input (functions as an input pin)
#0
1
Output (functions as an output pin)
#1
PCR
Pull-up Control
4
4
read-write
0
Disable input pull-up
#0
1
Enable input pull-up
#1
NCODR
N-Channel Open-Drain Control
6
6
read-write
0
Output CMOS
#0
1
Output NMOS open-drain
#1
PFENET
Ethernet Control Register
0x500
8
read-write
0x00
0xff
PHYMODE0
Ethernet Mode Setting ch0
4
4
read-write
0
RMII mode (ETHERC channel 0)
#0
1
MII mode (ETHERC channel 0)
#1
PWPR
Write-Protect Register
0x503
8
read-write
0x80
0xff
PFSWE
PmnPFS Register Write Enable
6
6
read-write
0
Writing to the PmnPFS register is disabled
#0
1
Writing to the PmnPFS register is enabled
#1
B0WI
PFSWE Bit Write Disable
7
7
read-write
0
Writing to the PFSWE bit is enabled
#0
1
Writing to the PFSWE bit is disabled
#1
PWPRS
Write-Protect Register for Secure
0x505
8
read-write
0x80
0xff
PFSWE
PmnPFS Register Write Enable
6
6
read-write
0
Disable writes to the PmnPFS register
#0
1
Enable writes to the PmnPFS register
#1
B0WI
PFSWE Bit Write Disable
7
7
read-write
0
Enable writes the PFSWE bit
#0
1
Disable writes to the PFSWE bit
#1
10
0x002
0-9
P%sSAR
Port Security Attribution register
0x510
16
read-write
0xffff
0xffff
PMNSA
Pmn Security Attribution
0
15
read-write
0
Secure
#0
1
Non Secure
#1
2
0x002
A-B
P%sSAR
Port Security Attribution register
0x524
16
read-write
0xffff
0xffff
PMNSA
Pmn Security Attribution
0
15
read-write
0
Secure
#0
1
Non Secure
#1
ELC
Event Link Controller
0x40082000
0x00
1
registers
0x02
4
registers
0x10
76
registers
0x74
2
registers
0x78
2
registers
0x7C
2
registers
ELCR
Event Link Controller Register
0x00
8
read-write
0x00
0xff
ELCON
All Event Link Enable
7
7
read-write
0
ELC function is disabled.
#0
1
ELC function is enabled.
#1
2
0x02
0-1
ELSEGR%s
Event Link Software Event Generation Register %s
0x02
8
read-write
0x80
0xff
SEG
Software Event Generation
0
0
write-only
0
Normal operation
#0
1
Software event is generated.
#1
WE
SEG Bit Write Enable
6
6
read-write
0
Write to SEG bit disabled.
#0
1
Write to SEG bit enabled.
#1
WI
ELSEGR Register Write Disable
7
7
write-only
0
Write to ELSEGR register enabled.
#0
1
Write to ELSEGR register disabled.
#1
19
0x04
0-18
ELSR%s
Event Link Setting Register %s
0x10
16
read-write
0x0000
0xffff
ELS
Event Link Select
0
8
read-write
ELCSARA
Event Link Controller Security Attribution Register A
0x74
16
read-write
0xffff
0xffff
ELCR
Event Link Controller Register Security Attribution
0
0
read-write
0
Secure
#0
1
Non-secure
#1
ELSEGR0
Event Link Software Event Generation Register 0 Security Attribution
1
1
read-write
0
Secure
#0
1
Non-secure
#1
ELSEGR1
Event Link Software Event Generation Register 1 Security Attribution
2
2
read-write
0
Secure
#0
1
Non-secure
#1
ELCSARB
Event Link Controller Security Attribution Register B
0x78
16
read-write
0xffff
0xffff
ELSR
Event Link Setting Register n Security Attribution
0
15
read-write
0
Secure
#0
1
Non-secure
#1
ELCSARC
Event Link Controller Security Attribution Register C
0x7C
16
read-write
0xffff
0xffff
ELSR
Event Link Setting Register n Security Attribution (n = 16 to 18)
0
2
read-write
0
Secure
#0
1
Non-secure
#1
RTC
Realtime Clock
0x40083000
0x00
1
registers
0x02
8
registers
0x0A
1
registers
0x0C
1
registers
0x0E
10
registers
0x18
4
registers
0x1C
3
registers
0x22
1
registers
0x24
1
registers
0x28
1
registers
0x2A
5
registers
0x40
6
registers
0x52
58
registers
R64CNT
64-Hz Counter
0x00
8
read-only
0x00
0x80
F64HZ
64-Hz Flag
0
0
read-only
F32HZ
32-Hz Flag
1
1
read-only
F16HZ
16-Hz Flag
2
2
read-only
F8HZ
8-Hz Flag
3
3
read-only
F4HZ
4-Hz Flag
4
4
read-only
F2HZ
2-Hz Flag
5
5
read-only
F1HZ
1-Hz Flag
6
6
read-only
4
0x02
0-3
BCNT%s
Binary Counter %s
0x02
8
read-write
0x00
0x00
BCNT
Binary Counter
0
7
read-write
RSECCNT
Second Counter (in Calendar Count Mode)
0x02
8
read-write
0x00
0x00
SEC1
1-Second Count
0
3
read-write
SEC10
10-Second Count
4
6
read-write
RMINCNT
Minute Counter (in Calendar Count Mode)
0x04
8
read-write
0x00
0x00
MIN1
1-Minute Count
0
3
read-write
MIN10
10-Minute Count
4
6
read-write
RHRCNT
Hour Counter (in Calendar Count Mode)
0x06
8
read-write
0x00
0x00
HR1
1-Hour Count
0
3
read-write
HR10
10-Hour Count
4
5
read-write
PM
AM/PM select for time counter setting.
6
6
read-write
0
AM
#0
1
PM
#1
RWKCNT
Day-of-Week Counter (in Calendar Count Mode)
0x08
8
read-write
0x00
0x00
DAYW
Day-of-Week Counting
0
2
read-write
000
Sunday
#000
001
Monday
#001
010
Tuesday
#010
011
Wednesday
#011
100
Thursday
#100
101
Friday
#101
110
Saturday
#110
111
Setting prohibited
#111
RDAYCNT
Day Counter
0x0A
8
read-write
0x00
0xc0
DATE1
1-Day Count
0
3
read-write
DATE10
10-Day Count
4
5
read-write
RMONCNT
Month Counter
0x0C
8
read-write
0x00
0xe0
MON1
1-Month Count
0
3
read-write
MON10
10-Month Count
4
4
read-write
RYRCNT
Year Counter
0x0E
16
read-write
0x0000
0xff00
YR1
1-Year Count
0
3
read-write
YR10
10-Year Count
4
7
read-write
4
0x02
0-3
BCNT%sAR
Binary Counter %s Alarm Register
0x10
8
read-write
0x00
0x00
BCNTAR
Alarm register associated with the 32-bit binary counter
0
7
read-write
RSECAR
Second Alarm Register (in Calendar Count Mode)
0x10
8
read-write
0x00
0x00
SEC1
1 Second
0
3
read-write
SEC10
10 Seconds
4
6
read-write
ENB
ENB
7
7
read-write
0
Do not compare register value with RSECCNT counter value
#0
1
Compare register value with RSECCNT counter value
#1
RMINAR
Minute Alarm Register (in Calendar Count Mode)
0x12
8
read-write
0x00
0x00
MIN1
1 Minute
0
3
read-write
MIN10
10 Minutes
4
6
read-write
ENB
ENB
7
7
read-write
0
Do not compare register value with RMINCNT counter value
#0
1
Compare register value with RMINCNT counter value
#1
RHRAR
Hour Alarm Register (in Calendar Count Mode)
0x14
8
read-write
0x00
0x00
HR1
1 Hour
0
3
read-write
HR10
10 Hours
4
5
read-write
PM
AM/PM select for alarm setting.
6
6
read-write
0
AM
#0
1
PM
#1
ENB
ENB
7
7
read-write
0
Do not compare register value with RHRCNT counter value
#0
1
Compare register value with RHRCNT counter value
#1
RWKAR
Day-of-Week Alarm Register (in Calendar Count Mode)
0x16
8
read-write
0x00
0x00
DAYW
Day-of-Week Setting
0
2
read-write
000
Sunday
#000
001
Monday
#001
010
Tuesday
#010
011
Wednesday
#011
100
Thursday
#100
101
Friday
#101
110
Saturday
#110
111
Setting prohibited
#111
ENB
ENB
7
7
read-write
0
Do not compare register value with RWKCNT counter value
#0
1
Compare register value with RWKCNT counter value
#1
2
0x02
0-1
BCNT%sAER
Binary Counter %s Alarm Enable Register
0x18
8
read-write
0x00
0x00
ENB
Setting the alarm enable associated with the 32-bit binary counter
0
7
read-write
RDAYAR
Date Alarm Register (in Calendar Count Mode)
0x18
8
read-write
0x00
0x00
DATE1
1 Day
0
3
read-write
DATE10
10 Days
4
5
read-write
ENB
ENB
7
7
read-write
0
Do not compare register value with RDAYCNT counter value
#0
1
Compare register value with RDAYCNT counter value
#1
RMONAR
Month Alarm Register (in Calendar Count Mode)
0x1A
8
read-write
0x00
0x00
MON1
1 Month
0
3
read-write
MON10
10 Months
4
4
read-write
ENB
ENB
7
7
read-write
0
Do not compare register value with RMONCNT counter value
#0
1
Compare register value with RMONCNT counter value
#1
BCNT2AER
Binary Counter 2 Alarm Enable Register
0x1C
16
read-write
0x0000
0xff00
ENB
Setting the alarm enable associated with the 32-bit binary counter
0
7
read-write
RYRAR
Year Alarm Register (in Calendar Count Mode)
BCNT2AER
0x1C
16
read-write
0x0000
0xff00
YR1
1 Year
0
3
read-write
YR10
10 Years
4
7
read-write
BCNT3AER
Binary Counter 3 Alarm Enable Register
0x1E
8
read-write
0x00
0x00
ENB
Setting the alarm enable associated with the 32-bit binary counter
0
7
read-write
RYRAREN
Year Alarm Enable Register (in Calendar Count Mode)
BCNT3AER
0x1E
8
read-write
0x00
0x00
ENB
ENB
7
7
read-write
0
Do not compare register value with the RYRCNT counter value
#0
1
Compare register value with the RYRCNT counter value
#1
RCR1
RTC Control Register 1
0x22
8
read-write
0x00
0x0a
AIE
Alarm Interrupt Enable
0
0
read-write
0
Disable alarm interrupt requests
#0
1
Enable alarm interrupt requests
#1
CIE
Carry Interrupt Enable
1
1
read-write
0
Disable carry interrupt requests
#0
1
Enable carry interrupt requests
#1
PIE
Periodic Interrupt Enable
2
2
read-write
0
Disable periodic interrupt requests
#0
1
Enable periodic interrupt requests
#1
RTCOS
RTCOUT Output Select
3
3
read-write
0
Outputs 1 Hz on RTCOUT
#0
1
Outputs 64 Hz RTCOUT
#1
PES
Periodic Interrupt Select
4
7
read-write
0x6
Generate periodic interrupt every 1/256 second
0x6
0x7
Generate periodic interrupt every 1/128 second
0x7
0x8
Generate periodic interrupt every 1/64 second
0x8
0x9
Generate periodic interrupt every 1/32 second
0x9
0xA
Generate periodic interrupt every 1/16 second
0xa
0xB
Generate periodic interrupt every 1/8 second
0xb
0xC
Generate periodic interrupt every 1/4 second
0xc
0xD
Generate periodic interrupt every 1/2 second
0xd
0xE
Generate periodic interrupt every 1 second
0xe
0xF
Generate periodic interrupt every 2 seconds
0xf
Others
Do not generate periodic interrupts
true
RCR2
RTC Control Register 2 (in Calendar Count Mode)
0x24
8
read-write
0x00
0x0e
START
Start
0
0
read-write
0
Stop prescaler and time counter
#0
1
Operate prescaler and time counter normally
#1
RESET
RTC Software Reset
1
1
read-write
0
In writing: Invalid (writing 0 has no effect). In reading: Normal time operation in progress, or an RTC software reset has completed.
#0
1
In writing: Initialize the prescaler and target registers for RTC software reset. In reading: RTC software reset in progress.
#1
ADJ30
30-Second Adjustment
2
2
read-write
0
In writing: Invalid (writing 0 has no effect). In reading: Normal time operation in progress, or 30-second adjustment has completed.
#0
1
In writing: Execute 30-second adjustment. In reading: 30-second adjustment in progress.
#1
RTCOE
RTCOUT Output Enable
3
3
read-write
0
Disable RTCOUT output
#0
1
Enable RTCOUT output
#1
AADJE
Automatic Adjustment Enable
4
4
read-write
0
Disable automatic adjustment
#0
1
Enable automatic adjustment
#1
AADJP
Automatic Adjustment Period Select
5
5
read-write
0
The RADJ.ADJ[5:0] setting from the count value of the prescaler every minute.
#0
1
The RADJ.ADJ[5:0] setting value is adjusted from the coun tvalue of the prescaler every 10 seconds.
#1
HR24
Hours Mode
6
6
read-write
0
Operate RTC in 12-hour mode
#0
1
Operate RTC in 24-hour mode
#1
CNTMD
Count Mode Select
7
7
read-write
0
Calendar count mode
#0
1
Binary count mode
#1
RCR2_BCNT
RTC Control Register 2 (in Binary Count Mode)
RCR2
0x24
8
read-write
0x00
0x0e
START
Start
0
0
read-write
0
Stop the 32-bit binary counter, 64-Hz counter, and prescaler
#0
1
Operate the 32-bit binary counter, 64-Hz counter, and prescaler normally
#1
RESET
RTC Software Reset
1
1
read-write
0
In writing: Invalid (writing 0 has no effect). In reading: Normal time operation in progress, or an RTC software reset has completed.
#0
1
In writing: Initialize the prescaler and target registers for RTC software reset. In reading: RTC software reset in progress.
#1
RTCOE
RTCOUT Output Enable
3
3
read-write
0
Disable RTCOUT output
#0
1
Enable RTCOUT output
#1
AADJE
Automatic Adjustment Enable
4
4
read-write
0
Disable automatic adjustment
#0
1
Enable automatic adjustment
#1
AADJP
Automatic Adjustment Period Select
5
5
read-write
0
Add or subtract RADJ.ADJ [5:0] bits from prescaler count value every 32 seconds
#0
1
Add or subtract RADJ.ADJ [5:0] bits from prescaler countvalue every 8 seconds.
#1
CNTMD
Count Mode Select
7
7
read-write
0
Calendar count mode
#0
1
Binary count mode
#1
RCR4
RTC Control Register 4
0x28
8
read-write
0x00
0xfe
RCKSEL
Count Source Select
0
0
read-write
0
Sub-clock oscillator is selected
#0
1
LOCO is selected
#1
RFRH
Frequency Register H
0x2A
16
read-write
0x0000
0xfffe
RFC16
Write 0 before writing to the RFRL register after a cold start.
0
0
read-write
RFRL
Frequency Register L
0x2C
16
read-write
0x0000
0x0000
RFC
Frequency Comparison Value
0
15
read-write
RADJ
Time Error Adjustment Register
0x2E
8
read-write
0x00
0x00
ADJ
Adjustment Value
0
5
read-write
PMADJ
Plus-Minus
6
7
read-write
00
Do not perform adjustment.
#00
01
Adjustment is performed by the addition to the prescaler
#01
10
Adjustment is performed by the subtraction from the prescaler
#10
11
Setting prohibited.
#11
3
0x02
0-2
RTCCR%s
Time Capture Control Register %s
0x40
8
read-write
0x00
0x48
TCCT
Time Capture Control
0
1
read-write
00
Do not detect events
#00
01
Detect rising edge
#01
10
Detect falling edge
#10
11
Detect both edges
#11
TCST
Time Capture Status
2
2
read-write
0
No event detected
#0
1
Event detected
#1
TCNF
Time Capture Noise Filter Control
4
5
read-write
00
Turn noise filter off
#00
01
Setting prohibited
#01
10
Turn noise filter on (count source)
#10
11
Turn noise filter on (count source by divided by 32)
#11
TCEN
Time Capture Event Input Pin Enable
7
7
read-write
0
Disable the RTCICn pin as the time capture event input pin
#0
1
Enable the RTCICn pin as the time capture event input pin
#1
3
0x10
0-2
BCNT0CP%s
BCNT0 Capture Register %s
0x52
8
read-only
0x00
0x00
3
0x10
0-2
RSECCP%s
Second Capture Register %s
BCNT0CP%s
0x52
8
read-only
0x00
0x00
SEC1
1-Second Capture
0
3
read-only
SEC10
10-Second Capture
4
6
read-only
3
0x10
0-2
BCNT1CP%s
BCNT1 Capture Register %s
0x54
8
read-only
0x00
0x00
3
0x10
0-2
RMINCP%s
Minute Capture Register %s
BCNT1CP%s
0x54
8
read-only
0x00
0x00
MIN1
1-Minute Capture
0
3
read-only
MIN10
10-Minute Capture
4
6
read-only
3
0x10
0-2
BCNT2CP%s
BCNT2 Capture Register %s
0x56
8
read-only
0x00
0x00
3
0x10
0-2
RHRCP%s
Hour Capture Register %s
BCNT2CP%s
0x56
8
read-only
0x00
0x00
HR1
1-Hour Capture
0
3
read-only
HR10
10-Hour Capture
4
5
read-only
PM
PM
6
6
read-only
0
AM
#0
1
PM
#1
3
0x10
0-2
BCNT3CP%s
BCNT3 Capture Register %s
0x5A
8
read-only
0x00
0x00
3
0x10
0-2
RDAYCP%s
Date Capture Register %s
BCNT3CP%s
0x5A
8
read-only
0x00
0x00
DATE1
1-Day Capture
0
3
read-only
DATE10
10-Day Capture
4
5
read-only
3
0x10
0-2
RMONCP%s
Month Capture Register %s
0x5C
8
read-only
0x00
0xe0
MON1
1-Month Capture
0
3
read-only
MON10
10-Month Capture
4
4
read-only
IWDT
Independent Watchdog Timer
0x40083200
0x00
1
registers
0x04
2
registers
IWDTRR
IWDT Refresh Register
0x00
8
read-write
0xff
0xff
IWDTSR
IWDT Status Register
0x04
16
read-write
0x0000
0xffff
CNTVAL
Down-counter Value
0
13
read-only
UNDFF
Underflow Flag
14
14
read-write
0
No underflow occurred
#0
1
Underflow occurred
#1
REFEF
Refresh Error Flag
15
15
read-write
0
No refresh error occurred
#0
1
Refresh error occurred
#1
WDT
Watchdog Timer
0x40083400
0x00
1
registers
0x02
5
registers
0x08
1
registers
WDTRR
WDT Refresh Register
0x00
8
read-write
0xff
0xff
WDTCR
WDT Control Register
0x02
16
read-write
0x33f3
0xffff
TOPS
Timeout Period Select
0
1
read-write
00
1024 cycles (0x03FF)
#00
01
4096 cycles (0x0FFF)
#01
10
8192 cycles (0x1FFF)
#10
11
16384 cycles (0x3FFF)
#11
CKS
Clock Division Ratio Select
4
7
read-write
0x1
PCLKB/4
0x1
0x4
PCLKB/64
0x4
0xF
PCLKB/128
0xf
0x6
PCLKB/512
0x6
0x7
PCLKB/2048
0x7
0x8
PCLKB/8192
0x8
Others
Setting prohibited
true
RPES
Window End Position Select
8
9
read-write
00
75%
#00
01
50%
#01
10
25%
#10
11
0% (do not specify window end position).
#11
RPSS
Window Start Position Select
12
13
read-write
00
25%
#00
01
50%
#01
10
75%
#10
11
100% (do not specify window start position).
#11
WDTSR
WDT Status Register
0x04
16
read-write
0x0000
0xffff
CNTVAL
Down-Counter Value
0
13
read-only
UNDFF
Underflow Flag
14
14
read-write
0
No underflow occurred
#0
1
Underflow occurred
#1
REFEF
Refresh Error Flag
15
15
read-write
0
No refresh error occurred
#0
1
Refresh error occurred
#1
WDTRCR
WDT Reset Control Register
0x06
8
read-write
0x80
0xff
RSTIRQS
WDT Behavior Selection
7
7
read-write
0
Interrupt
#0
1
Reset
#1
WDTCSTPR
WDT Count Stop Control Register
0x08
8
read-write
0x80
0xff
SLCSTP
Sleep-Mode Count Stop Control Register
7
7
read-write
0
Disable count stop
#0
1
Stop count on transition to Sleep mode
#1
CAC
Clock Frequency Accuracy Measurement Circuit
0x40083600
0x00
5
registers
0x06
6
registers
CACR0
CAC Control Register 0
0x00
8
read-write
0x00
0xff
CFME
Clock Frequency Measurement Enable
0
0
read-write
0
Disable
#0
1
Enable
#1
CACR1
CAC Control Register 1
0x01
8
read-write
0x00
0xff
CACREFE
CACREF Pin Input Enable
0
0
read-write
0
Disable
#0
1
Enable
#1
FMCS
Measurement Target Clock Select
1
3
read-write
000
Main clock oscillator
#000
001
Sub-clock oscillator
#001
010
HOCO clock
#010
011
MOCO clock
#011
100
LOCO clock
#100
101
Peripheral module clock B (PCLKB)
#101
110
IWDT-dedicated clock
#110
111
Setting prohibited
#111
TCSS
Timer Count Clock Source Select
4
5
read-write
00
No division
#00
01
x 1/4 clock
#01
10
x 1/8 clock
#10
11
x 1/32 clock
#11
EDGES
Valid Edge Select
6
7
read-write
00
Rising edge
#00
01
Falling edge
#01
10
Both rising and falling edges
#10
11
Setting prohibited
#11
CACR2
CAC Control Register 2
0x02
8
read-write
0x00
0xff
RPS
Reference Signal Select
0
0
read-write
0
CACREF pin input
#0
1
Internal clock (internally generated signal)
#1
RSCS
Measurement Reference Clock Select
1
3
read-write
000
Main clock oscillator
#000
001
Sub-clock oscillator
#001
010
HOCO clock
#010
011
MOCO clock
#011
100
LOCO clock
#100
101
Peripheral module clock B (PCLKB)
#101
110
IWDT-dedicated clock
#110
111
Setting prohibited
#111
RCDS
Measurement Reference Clock Frequency Division Ratio Select
4
5
read-write
00
x 1/32 clock
#00
01
x 1/128 clock
#01
10
x 1/1024 clock
#10
11
x 1/8192 clock
#11
DFS
Digital Filter Select
6
7
read-write
00
Disable digital filtering
#00
01
Use sampling clock for the digital filter as the frequency measuring clock
#01
10
Use sampling clock for the digital filter as the frequency measuring clock divided by 4
#10
11
Use sampling clock for the digital filter as the frequency measuring clock divided by 16.
#11
CAICR
CAC Interrupt Control Register
0x03
8
read-write
0x00
0xff
FERRIE
Frequency Error Interrupt Request Enable
0
0
read-write
0
Disable
#0
1
Enable
#1
MENDIE
Measurement End Interrupt Request Enable
1
1
read-write
0
Disable
#0
1
Enable
#1
OVFIE
Overflow Interrupt Request Enable
2
2
read-write
0
Disable
#0
1
Enable
#1
FERRFCL
FERRF Clear
4
4
write-only
0
No effect
#0
1
The CASTR.FERRF flag is cleared
#1
MENDFCL
MENDF Clear
5
5
write-only
0
No effect
#0
1
The CASTR.MENDF flag is cleared
#1
OVFFCL
OVFF Clear
6
6
write-only
0
No effect
#0
1
The CASTR.OVFF flag is cleared.
#1
CASTR
CAC Status Register
0x04
8
read-only
0x00
0xff
FERRF
Frequency Error Flag
0
0
read-only
0
Clock frequency is within the allowable range
#0
1
Clock frequency has deviated beyond the allowable range (frequency error).
#1
MENDF
Measurement End Flag
1
1
read-only
0
Measurement is in progress
#0
1
Measurement ended
#1
OVFF
Overflow Flag
2
2
read-only
0
Counter has not overflowed
#0
1
Counter overflowed
#1
CAULVR
CAC Upper-Limit Value Setting Register
0x06
16
read-write
0x0000
0xffff
CALLVR
CAC Lower-Limit Value Setting Register
0x08
16
read-write
0x0000
0xffff
CACNTBR
CAC Counter Buffer Register
0x0A
16
read-only
0x0000
0xffff
MSTP
Module Stop Control
0x40084000
0x00
20
registers
MSTPCRA
Module Stop Control Register A
0x000
32
read-write
0xffbfff7e
0xffffffff
MSTPA0
SRAM0 Module Stop
0
0
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPA7
Standby SRAM Module Stop
7
7
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPA22
DMA Controller/Data Transfer Controller Module Stop
22
22
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPCRB
Module Stop Control Register B
0x004
32
read-write
0xffffffff
0xffffffff
MSTPB3
CEC Module Stop
3
3
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB6
Quad Serial Peripheral Interface Module Stop
6
6
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB7
I2C Bus Interface 2 Module Stop
7
7
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB8
I2C Bus Interface 1 Module Stop
8
8
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB9
I2C Bus Interface 0 Module Stop
9
9
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB11
Universal Serial Bus 2.0 FS Interface 0 Module Stop
11
11
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB12
Universal Serial Bus 2.0 HS Interface Module Stop
12
12
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB15
ETHERC0 and EDMAC0 Module Stop
15
15
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB16
OSPI Module Stop
16
16
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB18
Serial Peripheral Interface 1 Module Stop
18
18
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB19
Serial Peripheral Interface 0 Module Stop
19
19
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB22
Serial Communication Interface 9 Module Stop
22
22
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB23
Serial Communication Interface 8 Module Stop
23
23
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB24
Serial Communication Interface 7 Module Stop
24
24
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB25
Serial Communication Interface 6 Module Stop
25
25
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB26
Serial Communication Interface 5 Module Stop
26
26
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB27
Serial Communication Interface 4 Module Stop
27
27
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB28
Serial Communication Interface 3 Module Stop
28
28
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB29
Serial Communication Interface 2 Module Stop
29
29
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB30
Serial Communication Interface 1 Module Stop
30
30
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPB31
Serial Communication Interface 0 Module Stop
31
31
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPCRC
Module Stop Control Register C
0x008
32
read-write
0xffffffff
0xffffffff
MSTPC0
Clock Frequency Accuracy Measurement Circuit Module Stop
0
0
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPC1
Cyclic Redundancy Check Calculator Module Stop
1
1
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPC3
Capacitive Touch Sensing Unit Module Stop
3
3
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPC8
Serial Sound Interface Enhanced Module Stop
8
8
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPC12
Secure Digital HOST IF / Multi Media Card 0 Module Stop
12
12
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPC13
Data Operation Circuit Module Stop
13
13
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPC14
Event Link Controller Module Stop
14
14
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPC27
CANFD Module Stop
27
27
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPC31
SCE9 Module Stop
31
31
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPCRD
Module Stop Control Register D
0x00C
32
read-write
0xffffffff
0xffffffff
MSTPD0
Low Power Asynchronous General Purpose Timer 3 Module Stop
0
0
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPD1
Low Power Asynchronous General Purpose Timer 2 Module Stop
1
1
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPD2
Low Power Asynchronous General Purpose Timer 1 Module Stop
2
2
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPD3
Low Power Asynchronous General Purpose Timer 0 Module Stop
3
3
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPD11
Port Output Enable for GPT Group D Module Stop
11
11
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPD12
Port Output Enable for GPT Group C Module Stop
12
12
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPD13
Port Output Enable for GPT Group B Module Stop
13
13
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPD14
Port Output Enable for GPT Group A Module Stop
14
14
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPD15
12-bit A/D Converter 1 Module Stop
15
15
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPD16
12-bit A/D Converter 0 Module Stop
16
16
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPD20
12-bit D/A Converter Module Stop
20
20
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPD22
Temperature Sensor Module Stop
22
22
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPCRE
Module Stop Control Register E
0x010
32
read-write
0xffffffff
0xffffffff
MSTPE14
Low Power Asynchronous General Purpose Timer 5 Module Stop
14
14
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPE15
Low Power Asynchronous General Purpose Timer 4 Module Stop
15
15
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPE22
GPT9 Module Stop
22
22
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPE23
GPT8 Module Stop
23
23
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPE24
GPT7 Module Stop
24
24
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPE25
GPT6 Module Stop
25
25
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPE26
GPT5 Module Stop
26
26
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPE27
GPT4 Module Stop
27
27
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPE28
GPT3 Module Stop
28
28
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPE29
GPT2 Module Stop
29
29
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPE30
GPT1 Module Stop
30
30
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
MSTPE31
GPT0 Module Stop
31
31
read-write
0
Cancel the module-stop state
#0
1
Enter the module-stop state
#1
POEG
Port Output Enable Module for GPT
0x4008A000
0x00
4
registers
0x100
4
registers
0x200
4
registers
0x300
4
registers
POEGGA
POEG Group A Setting Register
0x000
32
read-write
0x00000000
0xffffffff
PIDF
Port Input Detection Flag
0
0
read-write
0
No output-disable request from the GTETRGn pin occurred
#0
1
Output-disable request from the GTETRGn pin occurred.
#1
IOCF
Detection Flag for GPT Output-Disable Request
1
1
read-write
0
No output-disable request from GPT occurred.
#0
1
Output-disable request from GPT occurred.
#1
OSTPF
Oscillation Stop Detection Flag
2
2
read-write
0
No output-disable request from oscillation stop detection occurred
#0
1
Output-disable request from oscillation stop detection occurred
#1
SSF
Software Stop Flag
3
3
read-write
0
No output-disable request from software occurred
#0
1
Output-disable request from software occurred
#1
PIDE
Port Input Detection Enable
4
4
read-write
0
Disable output-disable requests from the GTETRGn pins
#0
1
Enable output-disable requests from the GTETRGn pins
#1
IOCE
Enable for GPT Output-Disable Request
5
5
read-write
0
Disable output-disable requests from GPT
#0
1
Enable output-disable requests from GPT
#1
OSTPE
Oscillation Stop Detection Enable
6
6
read-write
0
Disable output-disable requests from oscillation stop detection
#0
1
Enable output-disable requests from oscillation stop detection
#1
ST
GTETRGn Input Status Flag
16
16
read-only
0
GTETRGn input after filtering was 0
#0
1
GTETRGn input after filtering was 1
#1
INV
GTETRGn Input Reverse
28
28
read-write
0
Input GTETRGn as-is
#0
1
Input GTETRGn in reverse
#1
NFEN
Noise Filter Enable
29
29
read-write
0
Disable noise filtering
#0
1
Enable noise filtering
#1
NFCS
Noise Filter Clock Select
30
31
read-write
00
Sample GTETRGn pin input level three times every PCLKB
#00
01
Sample GTETRGn pin input level three times every PCLKB/8
#01
10
Sample GTETRGn pin input level three times every PCLKB/32
#10
11
Sample GTETRGn pin input level three times every PCLKB/128
#11
POEGGB
POEG Group B Setting Register
0x100
32
read-write
0x00000000
0xffffffff
PIDF
Port Input Detection Flag
0
0
read-write
0
No output-disable request from the GTETRGn pin occurred
#0
1
Output-disable request from the GTETRGn pin occurred.
#1
IOCF
Detection Flag for GPT Output-Disable Request
1
1
read-write
0
No output-disable request from GPT occurred.
#0
1
Output-disable request from GPT occurred.
#1
OSTPF
Oscillation Stop Detection Flag
2
2
read-write
0
No output-disable request from oscillation stop detection occurred
#0
1
Output-disable request from oscillation stop detection occurred
#1
SSF
Software Stop Flag
3
3
read-write
0
No output-disable request from software occurred
#0
1
Output-disable request from software occurred
#1
PIDE
Port Input Detection Enable
4
4
read-write
0
Disable output-disable requests from the GTETRGn pins
#0
1
Enable output-disable requests from the GTETRGn pins
#1
IOCE
Enable for GPT Output-Disable Request
5
5
read-write
0
Disable output-disable requests from GPT
#0
1
Enable output-disable requests from GPT
#1
OSTPE
Oscillation Stop Detection Enable
6
6
read-write
0
Disable output-disable requests from oscillation stop detection
#0
1
Enable output-disable requests from oscillation stop detection
#1
ST
GTETRGn Input Status Flag
16
16
read-only
0
GTETRGn input after filtering was 0
#0
1
GTETRGn input after filtering was 1
#1
INV
GTETRGn Input Reverse
28
28
read-write
0
Input GTETRGn as-is
#0
1
Input GTETRGn in reverse
#1
NFEN
Noise Filter Enable
29
29
read-write
0
Disable noise filtering
#0
1
Enable noise filtering
#1
NFCS
Noise Filter Clock Select
30
31
read-write
00
Sample GTETRGn pin input level three times every PCLKB
#00
01
Sample GTETRGn pin input level three times every PCLKB/8
#01
10
Sample GTETRGn pin input level three times every PCLKB/32
#10
11
Sample GTETRGn pin input level three times every PCLKB/128
#11
POEGGC
POEG Group C Setting Register
0x200
32
read-write
0x00000000
0xffffffff
PIDF
Port Input Detection Flag
0
0
read-write
0
No output-disable request from the GTETRGn pin occurred
#0
1
Output-disable request from the GTETRGn pin occurred.
#1
IOCF
Detection Flag for GPT Output-Disable Request
1
1
read-write
0
No output-disable request from GPT occurred.
#0
1
Output-disable request from GPT occurred.
#1
OSTPF
Oscillation Stop Detection Flag
2
2
read-write
0
No output-disable request from oscillation stop detection occurred
#0
1
Output-disable request from oscillation stop detection occurred
#1
SSF
Software Stop Flag
3
3
read-write
0
No output-disable request from software occurred
#0
1
Output-disable request from software occurred
#1
PIDE
Port Input Detection Enable
4
4
read-write
0
Disable output-disable requests from the GTETRGn pins
#0
1
Enable output-disable requests from the GTETRGn pins
#1
IOCE
Enable for GPT Output-Disable Request
5
5
read-write
0
Disable output-disable requests from GPT
#0
1
Enable output-disable requests from GPT
#1
OSTPE
Oscillation Stop Detection Enable
6
6
read-write
0
Disable output-disable requests from oscillation stop detection
#0
1
Enable output-disable requests from oscillation stop detection
#1
ST
GTETRGn Input Status Flag
16
16
read-only
0
GTETRGn input after filtering was 0
#0
1
GTETRGn input after filtering was 1
#1
INV
GTETRGn Input Reverse
28
28
read-write
0
Input GTETRGn as-is
#0
1
Input GTETRGn in reverse
#1
NFEN
Noise Filter Enable
29
29
read-write
0
Disable noise filtering
#0
1
Enable noise filtering
#1
NFCS
Noise Filter Clock Select
30
31
read-write
00
Sample GTETRGn pin input level three times every PCLKB
#00
01
Sample GTETRGn pin input level three times every PCLKB/8
#01
10
Sample GTETRGn pin input level three times every PCLKB/32
#10
11
Sample GTETRGn pin input level three times every PCLKB/128
#11
POEGGD
POEG Group D Setting Register
0x300
32
read-write
0x00000000
0xffffffff
PIDF
Port Input Detection Flag
0
0
read-write
0
No output-disable request from the GTETRGn pin occurred
#0
1
Output-disable request from the GTETRGn pin occurred.
#1
IOCF
Detection Flag for GPT Output-Disable Request
1
1
read-write
0
No output-disable request from GPT occurred.
#0
1
Output-disable request from GPT occurred.
#1
OSTPF
Oscillation Stop Detection Flag
2
2
read-write
0
No output-disable request from oscillation stop detection occurred
#0
1
Output-disable request from oscillation stop detection occurred
#1
SSF
Software Stop Flag
3
3
read-write
0
No output-disable request from software occurred
#0
1
Output-disable request from software occurred
#1
PIDE
Port Input Detection Enable
4
4
read-write
0
Disable output-disable requests from the GTETRGn pins
#0
1
Enable output-disable requests from the GTETRGn pins
#1
IOCE
Enable for GPT Output-Disable Request
5
5
read-write
0
Disable output-disable requests from GPT
#0
1
Enable output-disable requests from GPT
#1
OSTPE
Oscillation Stop Detection Enable
6
6
read-write
0
Disable output-disable requests from oscillation stop detection
#0
1
Enable output-disable requests from oscillation stop detection
#1
ST
GTETRGn Input Status Flag
16
16
read-only
0
GTETRGn input after filtering was 0
#0
1
GTETRGn input after filtering was 1
#1
INV
GTETRGn Input Reverse
28
28
read-write
0
Input GTETRGn as-is
#0
1
Input GTETRGn in reverse
#1
NFEN
Noise Filter Enable
29
29
read-write
0
Disable noise filtering
#0
1
Enable noise filtering
#1
NFCS
Noise Filter Clock Select
30
31
read-write
00
Sample GTETRGn pin input level three times every PCLKB
#00
01
Sample GTETRGn pin input level three times every PCLKB/8
#01
10
Sample GTETRGn pin input level three times every PCLKB/32
#10
11
Sample GTETRGn pin input level three times every PCLKB/128
#11
USBFS
USB 2.0 Full-Speed Module
0x40090000
0x00
2
registers
0x04
2
registers
0x08
2
registers
0x14
2
registers
0x18
12
registers
0x28
12
registers
0x36
8
registers
0x40
4
registers
0x46
12
registers
0x54
14
registers
0x64
2
registers
0x68
2
registers
0x6C
22
registers
0x90
22
registers
0xB0
8
registers
0xD0
12
registers
0xF4
4
registers
0x400
8
registers
SYSCFG
System Configuration Control Register
0x000
16
read-write
0x0000
0xffff
USBE
USBFS Operation Enable
0
0
read-write
0
Disable
#0
1
Enable
#1
DPRPU
D+ Line Resistor Control
4
4
read-write
0
Disable line pull-up
#0
1
Enable line pull-up
#1
DRPD
D+/D– Line Resistor Control
5
5
read-write
0
Disable line pull-down
#0
1
Enable line pull-down
#1
DCFM
Controller Function Select
6
6
read-write
0
Select device controller
#0
1
Select host controller
#1
SCKE
USB Clock Enable
10
10
read-write
0
Stop clock supply to the USBFS
#0
1
Enable clock supply to the USBFS
#1
SYSSTS0
System Configuration Status Register 0
0x004
16
read-only
0x0000
0x3ffb
LNST
USB Data Line Status Monitor
0
1
read-only
IDMON
External ID0 Input Pin Monitor
2
2
read-only
0
USB_ID pin is low
#0
1
USB_ID pin is high
#1
SOFEA
Active Monitor When the Host Controller Is Selected
5
5
read-only
0
SOF output stopped
#0
1
SOF output operating
#1
HTACT
USB Host Sequencer Status Monitor
6
6
read-only
0
Host sequencer completely stopped
#0
1
Host sequencer not completely stopped
#1
OVCMON
External USB_OVRCURA/ USB_OVRCURB Input Pin Monitor
14
15
read-only
DVSTCTR0
Device State Control Register 0
0x008
16
read-write
0x0000
0xffff
RHST
USB Bus Reset Status
0
2
read-only
000
In host controller mode: Communication speed indeterminate (powered state or no connection) In device controller mode: Communication speed indeterminate
#000
001
In host controller mode: Low-speed connection In device controller mode: USB bus reset in progress
#001
010
In host controller mode: Full-speed connection In device controller mode: USB bus reset in progress or full-speed connection
#010
011
Setting prohibited
#011
Others
In host controller mode: USB bus reset in progress In device controller mode: Setting prohibited
true
UACT
USB Bus Enable
4
4
read-write
0
Disable downstream port (disable SOF transmission)
#0
1
Enable downstream port (enable SOF transmission)
#1
RESUME
Resume Output
5
5
read-write
0
Do not output resume signal
#0
1
Output resume signal
#1
USBRST
USB Bus Reset Output
6
6
read-write
0
Do not output USB bus reset signal
#0
1
Output USB bus reset signal
#1
RWUPE
Wakeup Detection Enable
7
7
read-write
0
Disable downstream port remote wakeup
#0
1
Enable downstream port remote wakeup
#1
WKUP
Wakeup Output
8
8
read-write
0
Do not output remote wakeup signal
#0
1
Output remote wakeup signal
#1
VBUSEN
USB_VBUSEN Output Pin Control
9
9
read-write
0
Output low on external USB_VBUSEN pin
#0
1
Output high on external USB_VBUSEN pin
#1
EXICEN
USB_EXICEN Output Pin Control
10
10
read-write
0
Output low on external USB_EXICEN pin
#0
1
Output high on external USB_EXICEN pin
#1
HNPBTOA
Host Negotiation Protocol (HNP) Control
11
11
read-write
CFIFO
CFIFO Port Register
0x014
16
read-write
0x0000
0xffff
FIFOPORT
FIFO Port
0
15
read-write
CFIFOL
CFIFO Port Register
CFIFO
0x014
8
read-write
0x00
0xff
2
0x4
0-1
D%sFIFO
D%sFIFO Port Register
0x018
16
read-write
0x0000
0xffff
FIFOPORT
FIFO Port
0
15
read-write
2
0x4
0-1
D%sFIFOL
D%sFIFO Port Register
D%sFIFO
0x018
8
read-write
0x00
0xff
CFIFOSEL
CFIFO Port Select Register
0x020
16
read-write
0x0000
0xffff
CURPIPE
CFIFO Port Access Pipe Specification
0
3
read-write
0x0
Default Control Pipe
0x0
0x1
Pipe 1
0x1
0x2
Pipe 2
0x2
0x3
Pipe 3
0x3
0x4
Pipe 4
0x4
0x5
Pipe 5
0x5
0x6
Pipe 6
0x6
0x7
Pipe 7
0x7
0x8
Pipe 8
0x8
0x9
Pipe 9
0x9
Others
Setting prohibited
true
ISEL
CFIFO Port Access Direction When DCP Is Selected
5
5
read-write
0
Select reading from the FIFO buffer
#0
1
Select writing to the FIFO buffer
#1
BIGEND
CFIFO Port Endian Control
8
8
read-write
0
Little endian
#0
1
Big endian
#1
MBW
CFIFO Port Access Bit Width
10
10
read-write
0
8-bit width
#0
1
16-bit width
#1
REW
Buffer Pointer Rewind
14
14
write-only
0
Do not rewind buffer pointer
#0
1
Rewind buffer pointer
#1
RCNT
Read Count Mode
15
15
read-write
0
The DTLN[8:0] bits (CFIFOCTR.DTLN[8:0], D0FIFOCTR.DTLN[8:0], D1FIFOCTR.DTLN[8:0]) are cleared when all receive data is read from the CFIFO. In double buffer mode, the DTLN[8:0] value is cleared when all data is read from only a single plane.
#0
1
The DTLN[8:0] bits are decremented each time the receive data is read from the CFIFO.
#1
CFIFOCTR
CFIFO Port Control Register
0x022
16
read-write
0x0000
0xffff
DTLN
Receive Data Length
0
8
read-only
FRDY
FIFO Port Ready
13
13
read-only
0
FIFO port access disabled
#0
1
FIFO port access enabled
#1
BCLR
CPU Buffer Clear
14
14
write-only
0
No operation
#0
1
Clear FIFO buffer on the CPU side
#1
BVAL
Buffer Memory Valid Flag
15
15
read-write
0
Invalid (writing 0 has no effect)
#0
1
Writing ended
#1
2
0x4
0-1
D%sFIFOSEL
D%sFIFO Port Select Register
0x028
16
read-write
0x0000
0xffff
CURPIPE
FIFO Port Access Pipe Specification
0
3
read-write
0x0
Default Control Pipe
0x0
0x1
Pipe 1
0x1
0x2
Pipe 2
0x2
0x3
Pipe 3
0x3
0x4
Pipe 4
0x4
0x5
Pipe 5
0x5
0x6
Pipe 6
0x6
0x7
Pipe 7
0x7
0x8
Pipe 8
0x8
0x9
Pipe 9
0x9
Others
Setting prohibited
true
BIGEND
FIFO Port Endian Control
8
8
read-write
0
Little endian
#0
1
Big endian
#1
MBW
FIFO Port Access Bit Width
10
10
read-write
0
8-bit width
#0
1
16-bit width
#1
DREQE
DMA/DTC Transfer Request Enable
12
12
read-write
0
Disable DMA/DTC transfer request
#0
1
Enable DMA/DTC transfer request
#1
DCLRM
Auto Buffer Memory Clear Mode Accessed after Specified Pipe Data is Read
13
13
read-write
0
Disable auto buffer clear mode
#0
1
Enable auto buffer clear mode
#1
REW
Buffer Pointer Rewind
14
14
write-only
0
Do not rewind buffer pointer
#0
1
Rewind buffer pointer
#1
RCNT
Read Count Mode
15
15
read-write
0
Clear DTLN[8:0] bits in (CFIFOCTR.DTLN[8:0], D0FIFOCTR.DTLN[8:0], D1FIFOCTR.DTLN[8:0]) when all receive data is read from DnFIFO (after read of a single plane in double buffer mode)
#0
1
Decrement DTLN[8:0] bits each time receive data is read from DnFIFO
#1
2
0x4
0-1
D%sFIFOCTR
D%sFIFO Port Control Register
0x02A
16
read-write
0x0000
0xffff
DTLN
Receive Data Length
0
8
read-only
FRDY
FIFO Port Ready
13
13
read-only
0
FIFO port access disabled
#0
1
FIFO port access enabled
#1
BCLR
CPU Buffer Clear
14
14
read-write
0
No operation
#0
1
Clear FIFO buffer on the CPU side
#1
BVAL
Buffer Memory Valid Flag
15
15
read-write
0
Invalid (writing 0 has no effect)
#0
1
Writing ended
#1
INTENB0
Interrupt Enable Register 0
0x030
16
read-write
0x0000
0xffff
BRDYE
Buffer Ready Interrupt Enable
8
8
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
NRDYE
Buffer Not Ready Response Interrupt Enable
9
9
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
BEMPE
Buffer Empty Interrupt Enable
10
10
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
CTRE
Control Transfer Stage Transition Interrupt Enable
11
11
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
DVSE
Device State Transition Interrupt Enable
12
12
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
SOFE
Frame Number Update Interrupt Enable
13
13
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
RSME
Resume Interrupt Enable
14
14
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
VBSE
VBUS Interrupt Enable
15
15
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
INTENB1
Interrupt Enable Register 1
0x032
16
read-write
0x0000
0xffff
PDDETINTE
PDDETINT Detection Interrupt Request Enable
0
0
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
SACKE
Setup Transaction Normal Response Interrupt Enable
4
4
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
SIGNE
Setup Transaction Error Interrupt Enable
5
5
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
EOFERRE
EOF Error Detection Interrupt Enable
6
6
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
ATTCHE
Connection Detection Interrupt Enable
11
11
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
DTCHE
Disconnection Detection Interrupt Enable
12
12
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
BCHGE
USB Bus Change Interrupt Enable
14
14
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
OVRCRE
Overcurrent Input Change Interrupt Enable
15
15
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
BRDYENB
BRDY Interrupt Enable Register
0x036
16
read-write
0x0000
0xffff
PIPE0BRDYE
BRDY Interrupt Enable for Pipe 0
0
0
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE1BRDYE
BRDY Interrupt Enable for Pipe 1
1
1
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE2BRDYE
BRDY Interrupt Enable for Pipe 2
2
2
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE3BRDYE
BRDY Interrupt Enable for Pipe 3
3
3
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE4BRDYE
BRDY Interrupt Enable for Pipe 4
4
4
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE5BRDYE
BRDY Interrupt Enable for Pipe 5
5
5
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE6BRDYE
BRDY Interrupt Enable for Pipe 6
6
6
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE7BRDYE
BRDY Interrupt Enable for Pipe 7
7
7
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE8BRDYE
BRDY Interrupt Enable for Pipe 8
8
8
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE9BRDYE
BRDY Interrupt Enable for Pipe 9
9
9
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
NRDYENB
NRDY Interrupt Enable Register
0x038
16
read-write
0x0000
0xffff
PIPE0NRDYE
NRDY Interrupt Enable for Pipe 0
0
0
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE1NRDYE
NRDY Interrupt Enable for Pipe 1
1
1
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE2NRDYE
NRDY Interrupt Enable for Pipe 2
2
2
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE3NRDYE
NRDY Interrupt Enable for Pipe 3
3
3
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE4NRDYE
NRDY Interrupt Enable for Pipe 4
4
4
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE5NRDYE
NRDY Interrupt Enable for Pipe 5
5
5
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE6NRDYE
NRDY Interrupt Enable for Pipe 6
6
6
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE7NRDYE
NRDY Interrupt Enable for Pipe 7
7
7
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE8NRDYE
NRDY Interrupt Enable for Pipe 8
8
8
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE9NRDYE
NRDY Interrupt Enable for Pipe 9
9
9
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
BEMPENB
BEMP Interrupt Enable Register
0x03A
16
read-write
0x0000
0xffff
PIPE0BEMPE
BEMP Interrupt Enable for Pipe 0
0
0
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE1BEMPE
BEMP Interrupt Enable for Pipe 1
1
1
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE2BEMPE
BEMP Interrupt Enable for Pipe 2
2
2
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE3BEMPE
BEMP Interrupt Enable for Pipe 3
3
3
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE4BEMPE
BEMP Interrupt Enable for Pipe 4
4
4
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE5BEMPE
BEMP Interrupt Enable for Pipe 5
5
5
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE6BEMPE
BEMP Interrupt Enable for Pipe 6
6
6
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE7BEMPE
BEMP Interrupt Enable for Pipe 7
7
7
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE8BEMPE
BEMP Interrupt Enable for Pipe 8
8
8
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
PIPE9BEMPE
BEMP Interrupt Enable for Pipe 9
9
9
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
SOFCFG
SOF Output Configuration Register
0x03C
16
read-write
0x0000
0xffff
EDGESTS
Edge Interrupt Output Status Monitor
4
4
read-only
BRDYM
BRDY Interrupt Status Clear Timing
6
6
read-write
0
Clear BRDY flag by software
#0
1
Clear BRDY flag by the USBFS through a data read from the FIFO buffer or data write to the FIFO buffer
#1
TRNENSEL
Transaction-Enabled Time Select
8
8
read-write
0
Not low-speed communication
#0
1
Low-speed communication
#1
INTSTS0
Interrupt Status Register 0
0x040
16
read-write
0x0000
0xef6f
CTSQ
Control Transfer Stage
0
2
read-only
000
Idle or setup stage
#000
001
Control read data stage
#001
010
Control read status stage
#010
011
Control write data stage
#011
100
Control write status stage
#100
101
Control write (no data) status stage
#101
110
Control transfer sequence error
#110
VALID
USB Request Reception
3
3
read-write
0
Setup packet not received
#0
1
Setup packet received
#1
DVSQ
Device State
4
6
read-only
000
Powered state
#000
001
Default state
#001
010
Address state
#010
011
Configured state
#011
Others
Suspend state
true
VBSTS
VBUS Input Status
7
7
read-only
0
USB_VBUS pin is low
#0
1
USB_VBUS pin is high
#1
BRDY
Buffer Ready Interrupt Status
8
8
read-only
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
NRDY
Buffer Not Ready Interrupt Status
9
9
read-only
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred
#1
BEMP
Buffer Empty Interrupt Status
10
10
read-only
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred
#1
CTRT
Control Transfer Stage Transition Interrupt Status
11
11
read-write
0
No control transfer stage transition interrupt occurred
#0
1
Control transfer stage transition interrupt occurred
#1
DVST
Device State Transition Interrupt Status
12
12
read-write
0
No device state transition interrupt occurred
#0
1
Device state transition interrupt occurred
#1
SOFR
Frame Number Refresh Interrupt Status
13
13
read-write
0
No SOF interrupt occurred
#0
1
SOF interrupt occurred
#1
RESM
Resume Interrupt Status
14
14
read-write
0
No resume interrupt occurred
#0
1
Resume interrupt occurred
#1
VBINT
VBUS Interrupt Status
15
15
read-write
0
No VBUS interrupt occurred
#0
1
VBUS interrupt occurred
#1
INTSTS1
Interrupt Status Register 1
0x042
16
read-write
0x0000
0xffff
PDDETINT
PDDET Detection Interrupt Status Flag
0
0
read-write
0
No PDDET interrupt occurred
#0
1
PDDET interrupt occurred
#1
SACK
Setup Transaction Normal Response Interrupt Status
4
4
read-write
0
No SACK interrupt occurred
#0
1
SACK interrupt occurred
#1
SIGN
Setup Transaction Error Interrupt Status
5
5
read-write
0
No SIGN interrupt occurred
#0
1
SIGN interrupt occurred
#1
EOFERR
EOF Error Detection Interrupt Status
6
6
read-write
0
No EOFERR interrupt occurred
#0
1
EOFERR interrupt occurred
#1
ATTCH
ATTCH Interrupt Status
11
11
read-write
0
No ATTCH interrupt occurred
#0
1
ATTCH interrupt occurred
#1
DTCH
USB Disconnection Detection Interrupt Status
12
12
read-write
0
No DTCH interrupt occurred
#0
1
DTCH interrupt occurred
#1
BCHG
USB Bus Change Interrupt Status
14
14
read-write
0
No BCHG interrupt occurred
#0
1
BCHG interrupt occurred
#1
OVRCR
Overcurrent Input Change Interrupt Status
15
15
read-write
0
No OVRCR interrupt occurred
#0
1
OVRCR interrupt occurred
#1
BRDYSTS
BRDY Interrupt Status Register
0x046
16
read-write
0x0000
0xffff
PIPE0BRDY
BRDY Interrupt Status for Pipe 0
0
0
read-write
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
PIPE1BRDY
BRDY Interrupt Status for Pipe 1
1
1
read-write
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
PIPE2BRDY
BRDY Interrupt Status for Pipe 2
2
2
read-write
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
PIPE3BRDY
BRDY Interrupt Status for Pipe 3
3
3
read-write
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
PIPE4BRDY
BRDY Interrupt Status for Pipe 4
4
4
read-write
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
PIPE5BRDY
BRDY Interrupt Status for Pipe 5
5
5
read-write
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
PIPE6BRDY
BRDY Interrupt Status for Pipe 6
6
6
read-write
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
PIPE7BRDY
BRDY Interrupt Status for Pipe 7
7
7
read-write
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
PIPE8BRDY
BRDY Interrupt Status for Pipe 8
8
8
read-write
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
PIPE9BRDY
BRDY Interrupt Status for Pipe 9
9
9
read-write
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
NRDYSTS
NRDY Interrupt Status Register
0x048
16
read-write
0x0000
0xffff
PIPE0NRDY
NRDY Interrupt Status for Pipe 0
0
0
read-write
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred
#1
PIPE1NRDY
NRDY Interrupt Status for Pipe 1
1
1
read-write
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred
#1
PIPE2NRDY
NRDY Interrupt Status for Pipe 2
2
2
read-write
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred
#1
PIPE3NRDY
NRDY Interrupt Status for Pipe 3
3
3
read-write
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred
#1
PIPE4NRDY
NRDY Interrupt Status for Pipe 4
4
4
read-write
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred
#1
PIPE5NRDY
NRDY Interrupt Status for Pipe 5
5
5
read-write
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred
#1
PIPE6NRDY
NRDY Interrupt Status for Pipe 6
6
6
read-write
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred
#1
PIPE7NRDY
NRDY Interrupt Status for Pipe 7
7
7
read-write
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred
#1
PIPE8NRDY
NRDY Interrupt Status for Pipe 8
8
8
read-write
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred
#1
PIPE9NRDY
NRDY Interrupt Status for Pipe 9
9
9
read-write
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred
#1
BEMPSTS
BEMP Interrupt Status Register
0x04A
16
read-write
0x0000
0xffff
PIPE0BEMP
BEMP Interrupt Status for Pipe 0
0
0
read-write
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred
#1
PIPE1BEMP
BEMP Interrupt Status for Pipe 1
1
1
read-write
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred
#1
PIPE2BEMP
BEMP Interrupt Status for Pipe 2
2
2
read-write
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred
#1
PIPE3BEMP
BEMP Interrupt Status for Pipe 3
3
3
read-write
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred
#1
PIPE4BEMP
BEMP Interrupt Status for Pipe 4
4
4
read-write
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred
#1
PIPE5BEMP
BEMP Interrupt Status for Pipe 5
5
5
read-write
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred
#1
PIPE6BEMP
BEMP Interrupt Status for Pipe 6
6
6
read-write
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred
#1
PIPE7BEMP
BEMP Interrupt Status for Pipe 7
7
7
read-write
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred
#1
PIPE8BEMP
BEMP Interrupt Status for Pipe 8
8
8
read-write
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred
#1
PIPE9BEMP
BEMP Interrupt Status for Pipe 9
9
9
read-write
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred
#1
FRMNUM
Frame Number Register
0x04C
16
read-write
0x0000
0xffff
FRNM
Frame Number
0
10
read-only
CRCE
Receive Data Error
14
14
read-write
0
No error occurred
#0
1
Error occurred
#1
OVRN
Overrun/Underrun Detection Status
15
15
read-write
0
No error occurred
#0
1
Error occurred
#1
DVCHGR
Device State Change Register
0x04E
16
read-write
0x0000
0xffff
DVCHG
Device State Change
15
15
read-write
0
Disable writes to the USBADDR.STSRECOV[3:0] and USBADDR.USBADDR[6:0] bits
#0
1
Enable writes to the USBADDR.STSRECOV[3:0] and USBADDR.USBADDR[6:0] bits
#1
USBADDR
USB Address Register
0x050
16
read-write
0x0000
0xffff
USBADDR
USB Address
0
6
read-write
STSRECOV
Status Recovery
8
11
read-write
0x4
Recovery in device controller mode: Setting prohibited Recovery in host controller mode: Return to the low-speed state (bits DVSTCTR0.RHST[2:0] = 001b)
0x4
0x8
Recovery in device controller mode: Setting prohibited Recovery in host controller mode: Return to the full-speed state (bits DVSTCTR0.RHST[2:0] = 010b)
0x8
0x9
Recovery in device controller mode: Return to the full-speed state (bits DVSTCTR0.RHST[2:0] = 010b), bits INTSTS0.DVSQ[2:0] = 001b (default state) Recovery in host controller mode: Setting prohibited
0x9
0xA
Recovery in device controller mode: Return to the full-speed state (bits DVSTCTR0.RHST[2:0] = 010b), bits INTSTS0.DVSQ[2:0] = 010b (address state) Recovery in host controller mode: Setting prohibited
0xa
0xB
Recovery in device controller mode: Return to the full-speed state (bits DVSTCTR0.RHST[2:0] = 010b), bits INTSTS0.DVSQ[2:0] = 011b (configured state) Recovery in host controller mode: Setting prohibited
0xb
Others
Setting prohibited
true
USBREQ
USB Request Type Register
0x054
16
read-write
0x0000
0xffff
BMREQUESTTYPE
Request Type
0
7
read-write
BREQUEST
Request
8
15
read-write
USBVAL
USB Request Value Register
0x056
16
read-write
0x0000
0xffff
WVALUE
Value
0
15
read-write
USBINDX
USB Request Index Register
0x058
16
read-write
0x0000
0xffff
WINDEX
Index
0
15
read-write
USBLENG
USB Request Length Register
0x05A
16
read-write
0x0000
0xffff
WLENTUH
Length
0
15
read-write
DCPCFG
DCP Configuration Register
0x05C
16
read-write
0x0000
0xffff
DIR
Transfer Direction
4
4
read-write
0
Data receiving direction
#0
1
Data transmitting direction
#1
SHTNAK
Pipe Disabled at End of Transfer
7
7
read-write
0
Keep pipe open after transfer ends
#0
1
Disable pipe after transfer ends
#1
DCPMAXP
DCP Maximum Packet Size Register
0x05E
16
read-write
0x0040
0xffff
MXPS
Maximum Packet Size
0
6
read-write
DEVSEL
Device Select
12
15
read-write
0x0
Address 0000b
0x0
0x1
Address 0001b
0x1
0x2
Address 0010b
0x2
0x3
Address 0011b
0x3
0x4
Address 0100b
0x4
0x5
Address 0101b
0x5
Others
Setting prohibited
true
DCPCTR
DCP Control Register
0x060
16
read-write
0x0040
0xffff
PID
Response PID
0
1
read-write
00
NAK response
#00
01
BUF response (depends on the buffer state)
#01
10
STALL response
#10
11
STALL response
#11
CCPL
Control Transfer End Enable
2
2
read-write
0
Disable control transfer completion
#0
1
Enable control transfer completion
#1
PBUSY
Pipe Busy
5
5
read-only
0
DCP not used for the USB bus
#0
1
DCP in use for the USB bus
#1
SQMON
Sequence Toggle Bit Monitor
6
6
read-only
0
DATA0
#0
1
ATA1
#1
SQSET
Sequence Toggle Bit Set
7
7
read-write
0
Invalid (writing 0 has no effect)
#0
1
Set the expected value for the next transaction to DATA1
#1
SQCLR
Sequence Toggle Bit Clear
8
8
read-write
0
Invalid (writing 0 has no effect)
#0
1
Clear the expected value for the next transaction to DATA0
#1
SUREQCLR
SUREQ Bit Clear
11
11
read-write
0
Invalid (writing 0 has no effect)
#0
1
Clear SUREQ to 0
#1
SUREQ
Setup Token Transmission
14
14
read-write
0
Invalid (writing 0 has no effect)
#0
1
Transmit setup packet
#1
BSTS
Buffer Status
15
15
read-only
0
Buffer access disabled
#0
1
Buffer access enabled
#1
PIPESEL
Pipe Window Select Register
0x064
16
read-write
0x0000
0xffff
PIPESEL
Pipe Window Select
0
3
read-write
0x0
No pipe selected
0x0
0x1
Pipe 1
0x1
0x2
Pipe 2
0x2
0x3
Pipe 3
0x3
0x4
Pipe 4
0x4
0x5
Pipe 5
0x5
0x6
Pipe 6
0x6
0x7
Pipe 7
0x7
0x8
Pipe 8
0x8
0x9
Pipe 9
0x9
Others
Setting prohibited
true
PIPECFG
Pipe Configuration Register
0x068
16
read-write
0x0000
0xffff
EPNUM
Endpoint Number
0
3
read-write
DIR
Transfer Direction
4
4
read-write
0
Receiving direction
#0
1
Transmitting direction
#1
SHTNAK
Pipe Disabled at End of Transfer
7
7
read-write
0
Continue pipe operation after transfer ends
#0
1
Disable pipe after transfer ends
#1
DBLB
Double Buffer Mode
9
9
read-write
0
Single buffer
#0
1
Double buffer
#1
BFRE
BRDY Interrupt Operation Specification
10
10
read-write
0
Generate BRDY interrupt on transmitting or receiving data
#0
1
Generate BRDY interrupt on completion of reading data
#1
TYPE
Transfer Type
14
15
read-write
00
Pipe not used
#00
01
Pipes 1 and 2: Bulk transfer Pipes 3 to 5: Bulk transfer Pipes 6 to 9: Setting prohibited
#01
10
Pipes 1 and 2: Setting prohibited Pipes 3 to 5: Setting prohibited Pipes 6 to 9: Interrupt transfer
#10
11
Pipes 1 and 2: Isochronous transfer Pipes 3 to 5: Setting prohibited Pipes 6 to 9: Setting prohibited
#11
PIPEMAXP
Pipe Maximum Packet Size Register
0x06C
16
read-write
0x0000
0xffbf
MXPS
Maximum Packet Size
0
8
read-write
DEVSEL
Device Select
12
15
read-write
0x0
Address 0000b
0x0
0x1
Address 0001b
0x1
0x2
Address 0010b
0x2
0x3
Address 0011b
0x3
0x4
Address 0100b
0x4
0x5
Address 0101b
0x5
Others
Setting prohibited
true
PIPEPERI
Pipe Cycle Control Register
0x06E
16
read-write
0x0000
0xffff
IITV
Interval Error Detection Interval
0
2
read-write
IFIS
Isochronous IN Buffer Flush
12
12
read-write
0
Do not flush buffer
#0
1
Flush buffer
#1
5
0x2
1-5
PIPE%sCTR
PIPE%s Control Registers
0x070
16
read-write
0x0000
0xffff
PID
Response PID
0
1
read-write
00
NAK response
#00
01
BUF response (depends buffer state)
#01
10
STALL response
#10
11
STALL response
#11
PBUSY
Pipe Busy
5
5
read-only
0
Pipe n not in use for the transaction
#0
1
Pipe n in use for the transaction
#1
SQMON
Sequence Toggle Bit Confirmation
6
6
read-only
0
DATA0
#0
1
DATA1
#1
SQSET
Sequence Toggle Bit Set
7
7
read-write
0
Invalid (writing 0 has no effect)
#0
1
Set the expected value for the next transaction to DATA1
#1
SQCLR
Sequence Toggle Bit Clear
8
8
read-write
0
Invalid (writing 0 has no effect)
#0
1
Clear the expected value for the next transaction to DATA0
#1
ACLRM
Auto Buffer Clear Mode
9
9
read-write
0
Disable
#0
1
Enable (initialize all buffers)
#1
ATREPM
Auto Response Mode
10
10
read-write
0
Disable auto response mode
#0
1
Enable auto response mode
#1
INBUFM
Transmit Buffer Monitor
14
14
read-only
0
No data to be transmitted is in the FIFO buffer
#0
1
Data to be transmitted is in the FIFO buffer
#1
BSTS
Buffer Status
15
15
read-only
0
Buffer access by the CPU disabled
#0
1
Buffer access by the CPU enabled
#1
4
0x2
6-9
PIPE%sCTR
PIPE%s Control Registers
0x07A
16
read-write
0x0000
0xffff
PID
Response PID
0
1
read-write
00
NAK response
#00
01
BUF response (depends buffer state)
#01
10
STALL response
#10
11
STALL response
#11
PBUSY
Pipe Busy
5
5
read-only
0
Pipe n not in use for the transaction
#0
1
Pipe n in use for the transaction
#1
SQMON
Sequence Toggle Bit Confirmation
6
6
read-only
0
DATA0
#0
1
DATA1
#1
SQSET
Sequence Toggle Bit Set
7
7
write-only
0
Invalid (writing 0 has no effect)
#0
1
Set the expected value for the next transaction to DATA0
#1
SQCLR
Sequence Toggle Bit Clear
8
8
write-only
0
Invalid (writing 0 has no effect)
#0
1
Clear the expected value for the next transaction to DATA0
#1
ACLRM
Auto Buffer Clear Mode
9
9
read-write
0
Disable
#0
1
Enable (all buffers initialized)
#1
BSTS
Buffer Status
15
15
read-only
0
Buffer access disabled
#0
1
Buffer access enabled
#1
5
0x4
1-5
PIPE%sTRE
PIPE%s Transaction Counter Enable Register
0x090
16
read-write
0x0000
0xffff
TRCLR
Transaction Counter Clear
8
8
read-write
0
Invalid (writing 0 has no effect)
#0
1
Clear counter value
#1
TRENB
Transaction Counter Enable
9
9
read-write
0
Disable transaction counter
#0
1
Enable transaction counter
#1
5
0x4
1-5
PIPE%sTRN
PIPE%s Transaction Counter Register
0x092
16
read-write
0x0000
0xffff
TRNCNT
Transaction Counter
0
15
read-write
BCCTRL1
Battery Charging Control Register 1
0x0B0
32
read-write
0x00000000
0xffffffff
RPDME
D- Line Pull-down Control
0
0
read-write
0
Disable D- Line Pull-down
#0
1
Enable D- Line Pull-down
#1
IDPSRCE
D+ Line IDPSRC Output Control
1
1
read-write
0
Stopped
#0
1
10 µA output
#1
VDMSRCE
D- Line VDMSRC (0.6 V) Output Control
2
2
read-write
0
Stopped
#0
1
0.6 V output
#1
VDPSRCE
D+ Line VDPSRC (0.6 V) Output Control
3
3
read-write
0
Stopped
#0
1
0.6 V output
#1
PDDETE
D+ Line 0.6 V Input Detection Control
4
4
read-write
0
Disable detection
#0
1
Enable detection
#1
CHGDETE
D- Line 0.6 V Input Detection Control
5
5
read-write
0
Disable detection
#0
1
Enable detection
#1
PDDETSTS
D+ Line 0.6 V Input Detection Status Flag
8
8
read-only
0
Not detected
#0
1
Detected
#1
CHGDETSTS
D- Line 0.6 V Input Detection Status Flag
9
9
read-only
0
Not detected
#0
1
Detected
#1
BCCTRL2
Battery Charging Control Register 2
0x0B4
32
read-write
0x00002000
0xffffffff
DCPMODE
Dedicated Charging Port (DCP) Mode Control
6
6
read-write
0
Disable DCP
#0
1
Enable DCP
#1
BATCHGE
Battery Charging Enable
7
7
read-write
0
Disable Battery Charging
#0
1
Enable Battery Charging
#1
PHYDET
Detect Sensitivity Adjustment
12
13
read-write
6
0x2
0-5
DEVADD%s
Device Address %s Configuration Register
0x0D0
16
read-write
0x0000
0xffff
USBSPD
Transfer Speed of Communication Target Device
6
7
read-write
00
Do not use DEVADDn
#00
01
Low-speed
#01
10
Full-speed
#10
11
Setting prohibited
#11
PHYSECTRL
PHY Single-ended Receiver Control Register
0x0F4
32
read-write
0x00000000
0xffffffff
CNEN
Single-ended Receiver Enable
4
4
read-write
0
Single-ended receiver operation is disabled
#0
1
Single-ended receiver operation is enabled
#1
DPUSR0R
Deep Software Standby USB Transceiver Control/Pin Monitor Register
0x400
32
read-write
0x00000000
0xff4cffff
SRPC0
USB Single-ended Receiver Control
0
0
read-write
0
Disable input through DP and DM inputs
#0
1
Enable input through DP and DM inputs
#1
RPUE0
DP Pull-Up Resistor Control
1
1
read-write
0
Disable DP pull-up resistor
#0
1
Enable DP pull-up resistor
#1
DRPD0
D+/D- Pull-Down Resistor Control
3
3
read-write
0
Disable DP/DM pull-down resistor
#0
1
Enable DP/DM pull-down resistor
#1
FIXPHY0
USB Transceiver Output Fix
4
4
read-write
0
Fix outputs in Normal mode and on return from Deep Software Standby mode
#0
1
Fix outputs on transition to Deep Software Standby mode
#1
DP0
USB D+ Input
16
16
read-only
DM0
USB D- Input
17
17
read-only
DOVCA0
USB OVRCURA Input
20
20
read-only
DOVCB0
USB OVRCURB Input
21
21
read-only
DVBSTS0
USB VBUS Input
23
23
read-only
DPUSR1R
Deep Software Standby USB Suspend/Resume Interrupt Register
0x404
32
read-write
0x00000000
0xffffffff
DPINTE0
USB DP Interrupt Enable/Clear
0
0
read-write
0
Disable recovery from Deep Software Standby mode by DP input
#0
1
Enable recovery from Deep Software Standby mode by DP input
#1
DMINTE0
USB DM Interrupt Enable/Clear
1
1
read-write
0
Disable recovery from Deep Software Standby mode by DM input
#0
1
Enable recovery from Deep Software Standby mode by DM input
#1
DOVRCRAE0
USB OVRCURA Interrupt Enable/Clear
4
4
read-write
0
Disable recovery from Deep Software Standby mode by OVRCURA input
#0
1
Enable recovery from Deep Software Standby mode by OVRCURA input
#1
DOVRCRBE0
USB OVRCURB Interrupt Enable/Clear
5
5
read-write
0
Disable recovery from Deep Software Standby mode by OVRCURB input
#0
1
Enable recovery from Deep Software Standby mode by OVRCURB input
#1
DVBSE0
USB VBUS Interrupt Enable/Clear
7
7
read-write
0
Disable recovery from Deep Software Standby mode by VBUS input
#0
1
Enable recovery from Deep Software Standby mode by VBUS input
#1
DPINT0
USB DP Interrupt Source Recovery
16
16
read-only
0
System has not recovered from Deep Software Standby mode
#0
1
System recovered from Deep Software Standby mode because of DP
#1
DMINT0
USB DM Interrupt Source Recovery
17
17
read-only
0
System has not recovered from Deep Software Standby mode
#0
1
System recovered from Deep Software Standby mode because of DM input
#1
DOVRCRA0
USB OVRCURA Interrupt Source Recovery
20
20
read-only
0
System has not recovered from Deep Software Standby mode
#0
1
System recovered from Deep Software Standby mode because of OVRCURA input
#1
DOVRCRB0
USB OVRCURB Interrupt Source Recovery
21
21
read-only
0
System has not recovered from Deep Software Standby mode
#0
1
System recovered from Deep Software Standby mode because of OVRCURB input
#1
DVBINT0
USB VBUS Interrupt Source Recovery
23
23
read-only
0
System has not recovered from Deep Software Standby mode
#0
1
System recovered from Deep Software Standby mode because of VBUS input
#1
SDHI0
SD Host Interface 0
0x40092000
0x00
4
registers
0x08
76
registers
0x58
12
registers
0x68
12
registers
0x1B0
4
registers
0x1C0
4
registers
0x1CC
4
registers
0x1E0
4
registers
SD_CMD
Command Type Register
0x000
32
read-write
0x00000000
0xffffffff
CMDIDX
Command Index Field Value Select
0
5
read-write
0x06
CMD6
0x06
0x12
CMD18
0x12
0x4D
ACMD13
0x4d
ACMD
Command Type Select
6
7
read-write
00
CMD
#00
01
ACMD
#01
Others
Setting prohibited
true
RSPTP
Response Type Select
8
10
read-write
000
Normal mode Depending on the command, the response type and transfer method are selected in the ACMD[1:0] and CMDIDX[5:0] bits. At this time, the values for bits 15 to 11 in this register are invalid.
#000
011
Extended mode and no response
#011
100
Extended mode and R1, R5, R6, or R7 response
#100
101
Extended mode and R1b response
#101
110
Extended mode and R2 response
#110
111
Extended mode and R3 or R4 response
#111
Others
Setting prohibited
true
CMDTP
Data Transfer Select
11
11
read-write
0
Do not include data transfer (bc, bcr, or ac) in command
#0
1
Include data transfer (adtc) in command
#1
CMDRW
Data Transfer Direction Select
12
12
read-write
0
Write (SD/MMC Host Interface → SD card/MMC)
#0
1
Read (SD/MMC Host Interface ← SD card/MMC)
#1
TRSTP
Block Transfer Select
13
13
read-write
0
Single block transfer
#0
1
Multiple blocks transfer
#1
CMD12AT
CMD12 Automatic Issue Select
14
15
read-write
00
Automatically issue CMD12 during multiblock transfer
#00
01
Do not automatically issue CMD12 during multiblock transfer
#01
Others
Setting prohibited
true
SD_ARG
SD Command Argument Register
0x008
32
read-write
0x00000000
0xffffffff
SD_ARG1
SD Command Argument Register 1
0x00C
32
read-write
0x00000000
0xffffffff
SD_STOP
Data Stop Register
0x010
32
read-write
0x00000000
0xffffffff
STP
Transfer Stop
0
0
read-write
SEC
Block Count Register Value Select
8
8
read-write
0
Disable SD_SECCNT register value
#0
1
Enable SD_SECCNT register value
#1
SD_SECCNT
Block Count Register
0x014
32
read-write
0x00000000
0xffffffff
SD_RSP10
SD Card Response Register 10
0x018
32
read-write
0x00000000
0xffffffff
SD_RSP1
SD Card Response Register 1
0x01C
32
read-only
0x00000000
0xffffffff
SD_RSP32
SD Card Response Register 32
0x020
32
read-write
0x00000000
0xffffffff
SD_RSP3
SD Card Response Register 3
0x024
32
read-only
0x00000000
0xffffffff
SD_RSP54
SD Card Response Register 54
0x028
32
read-write
0x00000000
0xffffffff
SD_RSP5
SD Card Response Register 5
0x02C
32
read-only
0x00000000
0xffffffff
SD_RSP76
SD Card Response Register 76
0x030
32
read-only
0x00000000
0xffffffff
SD_RSP76
These bits store the response from the SD card/MMC.
0
23
read-only
SD_RSP7
SD Card Response Register 7
0x034
32
read-only
0x00000000
0xffffffff
SD_RSP7
These bits store the response from the SD card/MMC.
0
7
read-only
SD_INFO1
SD Card Interrupt Flag Register 1
0x038
32
read-write
0x00000000
0xfffffb5f
RSPEND
Response End Detection Flag
0
0
read-write
0
Response end not detected
#0
1
Response end detected
#1
ACEND
Access End Detection Flag
2
2
read-write
0
Access end not detected
#0
1
Access end detected
#1
SDCDRM
SDnCD Removal Flag
3
3
read-write
0
SD card/MMC removal not detected by the SDnCD pin
#0
1
SD card/MMC removal detected by the SDnCD pin
#1
SDCDIN
SDnCD Insertion Flag
4
4
read-write
0
SD card/MMC insertion not detected by the SDnCD pin
#0
1
SD card/MMC insertion detected by the SDnCD pin
#1
SDCDMON
SDnCD Pin Monitor Flag
5
5
read-only
0
SDnCD pin level is high
#0
1
SDnCD pin level is low
#1
SDWPMON
SDnWP Pin Monitor Flag
7
7
read-only
0
SDnWP pin level is high
#0
1
SDnWP pin level is low
#1
SDD3RM
SDnDAT3 Removal Flag
8
8
read-write
0
SD card/MMC removal not detected by the SDnDAT3 pin
#0
1
SD card/MMC removal detected by the SDnDAT3 pin
#1
SDD3IN
SDnDAT3 Insertion Flag
9
9
read-write
0
SD card/MMC insertion not detected by the SDnDAT3 pin
#0
1
SD card/MMC insertion detected by the SDnDAT3 pin
#1
SDD3MON
SDnDAT3 Pin Monitor Flag
10
10
read-only
0
SDnDAT3 pin level is low
#0
1
SDnDAT3 pin level is high
#1
SD_INFO2
SD Card Interrupt Flag Register 2
0x03C
32
read-write
0x00002000
0xfffff77f
CMDE
Command Error Detection Flag
0
0
read-write
0
Command error not detected
#0
1
Command error detected
#1
CRCE
CRC Error Detection Flag
1
1
read-write
0
CRC error not detected
#0
1
CRC error detected
#1
ENDE
End Bit Error Detection Flag
2
2
read-write
0
End bit error not detected
#0
1
End bit error detected
#1
DTO
Data Timeout Detection Flag
3
3
read-write
0
Data timeout not detected
#0
1
Data timeout detected
#1
ILW
SD_BUF0 Illegal Write Access Detection Flag
4
4
read-write
0
Illegal write access to the SD_BUF0 register not detected
#0
1
Illegal write access to the SD_BUF0 register detected
#1
ILR
SD_BUF0 Illegal Read Access Detection Flag
5
5
read-write
0
Illegal read access to the SD_BUF0 register not detected
#0
1
Illegal read access to the SD_BUF0 register detected
#1
RSPTO
Response Timeout Detection Flag
6
6
read-write
0
Response timeout not detected
#0
1
Response timeout detected
#1
SDD0MON
SDnDAT0 Pin Status Flag
7
7
read-only
0
SDnDAT0 pin is low
#0
1
SDnDAT0 pin is high
#1
BRE
SD_BUF0 Read Enable Flag
8
8
read-write
0
Disable read access to the SD_BUF0 register
#0
1
Enable read access to the SD_BUF0 register
#1
BWE
SD_BUF0 Write Enable Flag
9
9
read-write
0
Disable write access to the SD_BUF0 register
#0
1
Enable write access to the SD_BUF0 register
#1
SD_CLK_CTRLEN
SD_CLK_CTRL Write Enable Flag
13
13
read-only
0
SD/MMC bus (CMD and DAT lines) is busy, so write access to the SD_CLK_CTRL.CLKEN and CLKSEL[7:0] bits is disabled
#0
1
SD/MMC bus (CMD and DAT lines) is not busy, so write access to the SD_CLK_CTRL.CLKEN and CLKSEL[7:0] bits is enabled
#1
CBSY
Command Sequence Status Flag
14
14
read-only
0
Command sequence complete
#0
1
Command sequence in progress (busy)
#1
ILA
Illegal Access Error Detection Flag
15
15
read-write
0
Illegal access error not detected
#0
1
Illegal access error detected
#1
SD_INFO1_MASK
SD INFO1 Interrupt Mask Register
0x040
32
read-write
0x0000031d
0xffffffff
RSPENDM
Response End Interrupt Request Mask
0
0
read-write
0
Do not mask response end interrupt request
#0
1
Mask response end interrupt request
#1
ACENDM
Access End Interrupt Request Mask
2
2
read-write
0
Do not mask access end interrupt request
#0
1
Mask access end interrupt request
#1
SDCDRMM
SDnCD Removal Interrupt Request Mask
3
3
read-write
0
Do not mask SD card/MMC removal interrupt request by the SDnCD pin
#0
1
Mask SD card/MMC removal interrupt request by the SDnCD pin
#1
SDCDINM
SDnCD Insertion Interrupt Request Mask
4
4
read-write
0
Do not mask SD card/MMC insertion interrupt request by the SDnCD pin
#0
1
Mask SD card/MMC insertion interrupt request by the SDnCD pin
#1
SDD3RMM
SDnDAT3 Removal Interrupt Request Mask
8
8
read-write
0
Do not mask SD card/MMC removal interrupt request by the SDnDAT3 pin
#0
1
Mask SD card/MMC removal interrupt request by the SDnDAT3 pin
#1
SDD3INM
SDnDAT3 Insertion Interrupt Request Mask
9
9
read-write
0
Do not mask SD card/MMC insertion interrupt request by the SDnDAT3 pin
#0
1
Mask SD card/MMC insertion interrupt request by the SDnDAT3 pin
#1
SD_INFO2_MASK
SD INFO2 Interrupt Mask Register
0x044
32
read-write
0x00008b7f
0xffffffff
CMDEM
Command Error Interrupt Request Mask
0
0
read-write
0
Do not mask command error interrupt request
#0
1
Mask command error interrupt request
#1
CRCEM
CRC Error Interrupt Request Mask
1
1
read-write
0
Do not mask CRC error interrupt request
#0
1
Mask CRC error interrupt request
#1
ENDEM
End Bit Error Interrupt Request Mask
2
2
read-write
0
Do not mask end bit detection error interrupt request
#0
1
Mask end bit detection error interrupt request
#1
DTOM
Data Timeout Interrupt Request Mask
3
3
read-write
0
Do not mask data timeout interrupt request
#0
1
Mask data timeout interrupt request
#1
ILWM
SD_BUF0 Register Illegal Write Interrupt Request Mask
4
4
read-write
0
Do not mask illegal write detection interrupt request for the SD_BUF0 register
#0
1
Mask illegal write detection interrupt request for the SD_BUF0 register
#1
ILRM
SD_BUF0 Register Illegal Read Interrupt Request Mask
5
5
read-write
0
Do not mask illegal read detection interrupt request for the SD_BUF0 register
#0
1
Mask illegal read detection interrupt request for the SD_BUF0 register
#1
RSPTOM
Response Timeout Interrupt Request Mask
6
6
read-write
0
Do not mask response timeout interrupt request
#0
1
Mask response timeout interrupt request
#1
BREM
BRE Interrupt Request Mask
8
8
read-write
0
Do not mask read enable interrupt request for the SD buffer
#0
1
Mask read enable interrupt request for the SD buffer
#1
BWEM
BWE Interrupt Request Mask
9
9
read-write
0
Do not mask write enable interrupt request for the SD_BUF0 register
#0
1
Mask write enable interrupt request for the SD_BUF0 register
#1
ILAM
Illegal Access Error Interrupt Request Mask
15
15
read-write
0
Do not mask illegal access error interrupt request
#0
1
Mask illegal access error interrupt request
#1
SD_CLK_CTRL
SD Clock Control Register
0x048
32
read-write
0x00000020
0xffffffff
CLKSEL
SDHI Clock Frequency Select
0
7
read-write
0xFF
PCLKB
0xff
0x00
PCLKB/2
0x00
0x01
PCLKB/4
0x01
0x02
PCLKB/8
0x02
0x04
PCLKB/16
0x04
0x08
PCLKB/32
0x08
0x10
PCLKB/64
0x10
0x20
PCLKB/128
0x20
0x40
PCLKB/256
0x40
0x80
PCLKB/512
0x80
Others
Setting prohibited
true
CLKEN
SD/MMC Clock Output Control
8
8
read-write
0
Disable SD/MMC clock output (fix SDnCLK signal low)
#0
1
Enable SD/MMC clock output
#1
CLKCTRLEN
SD/MMC Clock Output Automatic Control Select
9
9
read-write
0
Disable automatic control of SD/MMC clock output
#0
1
Enable automatic control of SD/MMC clock output
#1
SD_SIZE
Transfer Data Length Register
0x04C
32
read-write
0x00000200
0xffffffff
LEN
Transfer Data Size Setting
0
9
read-write
SD_OPTION
SD Card Access Control Option Register
0x050
32
read-write
0x000040ee
0xffffffff
CTOP
Card Detection Time Counter
0
3
read-write
0x0
PCLKB × 210
0x0
0x1
PCLKB × 211
0x1
0x2
PCLKB × 212
0x2
0x3
PCLKB × 213
0x3
0x4
PCLKB × 214
0x4
0x5
PCLKB × 215
0x5
0x6
PCLKB × 216
0x6
0x7
PCLKB × 217
0x7
0x8
PCLKB × 218
0x8
0x9
PCLKB × 219
0x9
0xA
PCLKB × 220
0xa
0xB
PCLKB × 221
0xb
0xC
PCLKB × 222
0xc
0xD
PCLKB × 223
0xd
0xE
PCLKB × 224
0xe
0xF
Setting prohibited
0xf
TOP
Timeout Counter
4
7
read-write
0x0
SDHI clock × 213
0x0
0x1
SDHI clock × 214
0x1
0x2
SDHI clock × 215
0x2
0x3
SDHI clock × 216
0x3
0x4
SDHI clock × 217
0x4
0x5
SDHI clock × 218
0x5
0x6
SDHI clock × 219
0x6
0x7
SDHI clock × 220
0x7
0x8
SDHI clock × 221
0x8
0x9
SDHI clock × 222
0x9
0xA
SDHI clock × 223
0xa
0xB
SDHI clock × 224
0xb
0xC
SDHI clock × 225
0xc
0xD
SDHI clock × 226
0xd
0xE
SDHI clock × 227
0xe
0xF
Setting prohibited
0xf
TOUTMASK
Timeout Mask
8
8
read-write
0
Activate timeout
#0
1
Inactivate timeout (do not set RSPTO and DTO bits of SD_INFO2 or CRCBSYTO, CRCTO, RDTO, BSYTO1, BSYTO0, RSPTO1 and RSPTO0 bits of SD_ERR_STS2) When timeout occurs because of an inactivated timeout, execute a software reset to terminate the command sequence.
#1
WIDTH8
Bus Width
13
13
read-write
WIDTH
Bus Width
15
15
read-write
SD_ERR_STS1
SD Error Status Register 1
0x058
32
read-only
0x00002000
0x0000ffff
CMDE0
Command Error Flag 0
0
0
read-only
0
No error exists in command index field value of a command response
#0
1
Error exists in command index field value of a command response
#1
CMDE1
Command Error Flag 1
1
1
read-only
0
No error exists in command index field value of a command response
#0
1
Error exists in command index field value of a command response (with SD_CMD.CMDIDX[5:0] setting, an error that occurs with CMD12 issue is indicated in the CMDE0 flag)
#1
RSPLENE0
Response Length Error Flag 0
2
2
read-only
0
No error exists in command response length
#0
1
Error exists in command response length
#1
RSPLENE1
Response Length Error Flag 1
3
3
read-only
0
No error exists in command response length
#0
1
Error exists in command response length (with SD_CMD.CMDIDX[5:0] setting, an error that occurs with CMD12 issue is indicated in the RSPLENE0 flag)
#1
RDLENE
Read Data Length Error Flag
4
4
read-only
0
No read data length error occurred
#0
1
Read data length error occurred
#1
CRCLENE
CRC Status Token Length Error Flag
5
5
read-only
0
No CRC status token length error occurred
#0
1
CRC status token length error occurred
#1
RSPCRCE0
Response CRC Error Flag 0
8
8
read-only
0
No CRC error detected in command response
#0
1
CRC error detected in command response
#1
RSPCRCE1
Response CRC Error Flag 1
9
9
read-only
0
No CRC error detected in command response (with SD_CMD.CMDIDX[5:0] setting, an error that occurs with CMD12 issue is indicated in the RSPCRCE0 flag)
#0
1
CRC error detected in command response
#1
RDCRCE
Read Data CRC Error Flag
10
10
read-only
0
No CRC error detected in read data
#0
1
CRC error detected in read data
#1
CRCTKE
CRC Status Token Error Flag
11
11
read-only
0
No error detected in CRC status token
#0
1
Error detected in CRC status token
#1
CRCTK
CRC Status Token
12
14
read-only
SD_ERR_STS2
SD Error Status Register 2
0x05C
32
read-only
0x00000000
0xffffffff
RSPTO0
Response Timeout Flag 0
0
0
read-only
0
After command was issued, response was received in less than 640 cycles of the SD/MMC clock
#0
1
After command was issued, response was not received in 640 or more cycles of the SD/MMC clock
#1
RSPTO1
Response Timeout Flag 1
1
1
read-only
0
After command was issued, response was received in less than 640 cycles of the SD/MMC clock
#0
1
After command was issued, response was not received after 640 or more cycles of the SD/MMC clock (with SD_CMD.CMDIDX[5:0] setting, an error that occurs with CMD12 issue is indicated in the RSPTO0 flag)
#1
BSYTO0
Busy Timeout Flag 0
2
2
read-only
0
After R1b response was received, SD/MMC was released from the busy state during the specified period
#0
1
After R1b response was received, SD/MMC was in the busy state after the specified period elapsed
#1
BSYTO1
Busy Timeout Flag 1
3
3
read-only
0
After CMD12 was automatically issued, SD/MMC was released from the busy state during the specified period
#0
1
After CMD12 was automatically issued, SD/MMC was in the busy state after the specified period elapsed (with SD_CMD.CMDIDX[5:0] setting, an error that occurs with CMD12 issue is indicated in the BSYTO0 flag)
#1
RDTO
Read Data Timeout Flag
4
4
read-only
CRCTO
CRC Status Token Timeout Flag
5
5
read-only
0
After CRC data was written to the SD card/MMC, a CRC status token was received during the specified period
#0
1
After CRC data was written to the SD card/MMC, a CRC status token was not received after the specified period elapsed
#1
CRCBSYTO
CRC Status Token Busy Timeout Flag
6
6
read-only
0
After a CRC status token was received, the SD/MMC was released from the busy state during the specified period
#0
1
After a CRC status token was received, the SD/MMC was in the busy state after the specified period elapsed
#1
SD_BUF0
SD Buffer Register
0x060
32
read-write
0x00000000
0x00000000
SDIO_MODE
SDIO Mode Control Register
0x068
32
read-write
0x00000000
0xffffffff
INTEN
SDIO Interrupt Acceptance Enable
0
0
read-write
0
Disable SDIO interrupt acceptance
#0
1
Enable SDIO interrupt acceptance
#1
RWREQ
Read Wait Request
2
2
read-write
0
Allow SD/MMC to exit read wait state
#0
1
Request for SD/MMC to enter read wait state
#1
IOABT
SDIO Abort
8
8
read-write
C52PUB
SDIO None Abort
9
9
read-write
SDIO_INFO1
SDIO Interrupt Flag Register
0x06C
32
read-write
0x00000000
0xfffffff9
IOIRQ
SDIO Interrupt Status Flag
0
0
read-write
0
No SDIO interrupt detected
#0
1
SDIO interrupt detected
#1
EXPUB52
EXPUB52 Status Flag
14
14
read-write
EXWT
EXWT Status Flag
15
15
read-write
SDIO_INFO1_MASK
SDIO INFO1 Interrupt Mask Register
0x070
32
read-write
0x0000c007
0xffffffff
IOIRQM
IOIRQ Interrupt Mask Control
0
0
read-write
0
Do not mask IOIRQ interrupts
#0
1
Mask IOIRQ interrupts
#1
EXPUB52M
EXPUB52 Interrupt Request Mask Control
14
14
read-write
0
Do not mask EXPUB52 interrupt requests
#0
1
Mask EXPUB52 interrupt requests
#1
EXWTM
EXWT Interrupt Request Mask Control
15
15
read-write
0
Do not mask EXWT interrupt requests
#0
1
Mask EXWT interrupt requests
#1
SD_DMAEN
DMA Mode Enable Register
0x1B0
32
read-write
0x00001010
0xffffffff
DMAEN
DMA Transfer Enable
1
1
read-write
0
Disable use of DMA transfer to access SD_BUF0 register
#0
1
Enable use of DMA transfer to access SD_BUF0 register
#1
SOFT_RST
Software Reset Register
0x1C0
32
read-write
0x00000007
0xffffffff
SDRST
Software Reset Control
0
0
read-write
0
Reset SD/MMC Host Interface software
#0
1
Cancel reset of SD/MMC Host Interface software
#1
SDIF_MODE
SD Interface Mode Setting Register
0x1CC
32
read-write
0x00000000
0xffffffff
NOCHKCR
CRC Check Mask
8
8
read-write
0
Enable CRC check
#0
1
Disable CRC Check (ignore CRC16 valued when reading and ignore CRC status value when writing)
#1
EXT_SWAP
Swap Control Register
0x1E0
32
read-write
0x00000000
0xffffffff
BWSWP
SD_BUF0 Swap Write
6
6
read-write
0
Normal write operation
#0
1
Swap the byte endian order before writing to SD_BUF0 register
#1
BRSWP
SD_BUF0 Swap Read
7
7
read-write
0
Normal read operation
#0
1
Swap the byte endian order before reading SD_BUF0 register
#1
SSIE0
Serial Sound Interface Enhanced (SSIE)
0x4009D000
0x00
8
registers
0x10
24
registers
SSICR
Control Register
0x00
32
read-write
0x00000000
0xffffffff
REN
Reception Enable
0
0
read-write
0
Disables reception
#0
1
Enables reception (starts reception)
#1
TEN
Transmission Enable
1
1
read-write
0
Disables transmission
#0
1
Enables transmission (starts transmission)
#1
MUEN
Mute Enable
3
3
read-write
0
Disables muting on the next frame boundary
#0
1
Enables muting on the next frame boundary
#1
CKDV
Selects Bit Clock Division Ratio
4
7
read-write
0x0
AUDIO_MCK
0x0
0x1
AUDIO_MCK/2
0x1
0x2
AUDIO_MCK/4
0x2
0x3
AUDIO_MCK/8
0x3
0x4
AUDIO_MCK/16
0x4
0x5
AUDIO_MCK/32
0x5
0x6
AUDIO_MCK/64
0x6
0x7
AUDIO_MCK/128
0x7
0x8
AUDIO_MCK/6
0x8
0x9
AUDIO_MCK/12
0x9
0xA
AUDIO_MCK/24
0xa
0xB
AUDIO_MCK/48
0xb
0xC
AUDIO_MCK/96
0xc
Others
Setting prohibited
true
DEL
Selects Serial Data Delay
8
8
read-write
0
Delay of 1 cycle of SSIBCK between SSILRCK/SSIFS and SSITXD0/SSIRXD0/SSIDATA0
#0
1
No delay between SSILRCK/SSIFS and SSITXD0/SSIRXD0/SSIDATA0
#1
PDTA
Selects Placement Data Alignment
9
9
read-write
0
Left-justifies placement data (SSIFTDR, SSIFRDR)
#0
1
Right-justifies placement data (SSIFTDR, SSIFRDR)
#1
SDTA
Selects Serial Data Alignment
10
10
read-write
0
Transmits and receives serial data first and then padding bits
#0
1
Transmit and receives padding bits first and then serial data
#1
SPDP
Selects Serial Padding Polarity
11
11
read-write
0
Padding data is at a low level
#0
1
Padding data is at a high level
#1
LRCKP
Selects the Initial Value and Polarity of LR Clock/Frame Synchronization Signal
12
12
read-write
0
The initial value is at a high level. The start trigger for a frame is synchronized with a falling edge of SSILRCK/SSIFS.
#0
1
The initial value is at a low level. The start trigger for a frame is synchronized with a rising edge of SSILRCK/SSIFS.
#1
BCKP
Selects Bit Clock Polarity
13
13
read-write
0
SSILRCK/SSIFS and SSITXD0/SSIRXD0/SSIDATA0 change at a falling edge (SSILRCK/SSIFS and SSIRXD0/SSIDATA0 are sampled at a rising edge of SSIBCK).
#0
1
SSILRCK/SSIFS and SSITXD0/SSIRXD0/SSIDATA0 change at a rising edge (SSILRCK/SSIFS and SSIRXD0/SSIDATA0 are sampled at a falling edge of SSIBCK).
#1
MST
Master Enable
14
14
read-write
0
Slave-mode communication
#0
1
Master-mode communication
#1
SWL
Selects System Word Length
16
18
read-write
000
8 bits
#000
001
16 bits
#001
010
24 bits
#010
011
32 bits
#011
100
48 bits
#100
101
64 bits
#101
110
128 bits
#110
111
256 bits
#111
DWL
Selects Data Word Length
19
21
read-write
000
8 bits
#000
001
16 bits
#001
010
18 bits
#010
011
20 bits
#011
100
22 bits
#100
101
24 bits
#101
110
32 bits
#110
111
Setting prohibited
#111
FRM
Selects Frame Word Number
22
23
read-write
IIEN
Idle Mode Interrupt Output Enable
25
25
read-write
0
Disables idle mode interrupt output
#0
1
Enables idle mode interrupt output
#1
ROIEN
Receive Overflow Interrupt Output Enable
26
26
read-write
0
Disables receive overflow interrupt output
#0
1
Enables receive overflow interrupt output
#1
RUIEN
Receive Underflow Interrupt Output Enable
27
27
read-write
0
Disables receive underflow interrupt output
#0
1
Enables receive underflow interrupt output
#1
TOIEN
Transmit Overflow Interrupt Output Enable
28
28
read-write
0
Disables transmit overflow interrupt output
#0
1
Enables transmit overflow interrupt output
#1
TUIEN
Transmit Underflow Interrupt Output Enable
29
29
read-write
0
Disables transmit underflow interrupt output
#0
1
Enables transmit underflow interrupt output
#1
CKS
Selects an Audio Clock for Master-mode Communication
30
30
read-write
0
Selects the AUDIO_CLK input
#0
1
Selects the GTIOC2A (GPT output)
#1
SSISR
Status Register
0x04
32
read-write
0x02000000
0xffffffff
IIRQ
Idle Mode Status Flag
25
25
read-only
0
In the communication state
#0
1
In the idle state
#1
ROIRQ
Receive Overflow Error Status Flag
26
26
read-write
0
No receive overflow error is generated.
#0
1
A receive overflow error is generated.
#1
RUIRQ
Receive Underflow Error Status Flag
27
27
read-write
0
No receive underflow error is generated.
#0
1
A receive underflow error is generated.
#1
TOIRQ
Transmit Overflow Error Status Flag
28
28
read-write
0
No transmit overflow error is generated.
#0
1
A transmit overflow error is generated.
#1
TUIRQ
Transmit Underflow Error Status flag
29
29
read-write
0
No transmit underflow error is generated.
#0
1
A transmit underflow error is generated.
#1
SSIFCR
FIFO Control Register
0x10
32
read-write
0x00000000
0xffffffff
RFRST
Receive FIFO Data Register Reset
0
0
read-write
0
Clears a receive data FIFO reset condition
#0
1
Sets a receive data FIFO reset condition
#1
TFRST
Transmit FIFO Data Register Reset
1
1
read-write
0
Clears a transmit data FIFO reset condition
#0
1
Sets a transmit data FIFO reset condition
#1
RIE
Receive Data Full Interrupt Output Enable
2
2
read-write
0
Disables receive data full interrupts
#0
1
Enables receive data full interrupts
#1
TIE
Transmit Data Empty Interrupt Output Enable
3
3
read-write
0
Disables transmit data empty interrupts
#0
1
Enables transmit data empty interrupts
#1
BSW
Byte Swap Enable
11
11
read-write
0
Disables byte swap
#0
1
Enables byte swap
#1
SSIRST
Software Reset
16
16
read-write
0
Clears a software reset condition
#0
1
Sets a software reset condition
#1
AUCKE
AUDIO_MCK Enable in Mastermode Communication
31
31
read-write
0
Disables supply of AUDIO_MCK
#0
1
Enables supply of AUDIO_MCK
#1
SSIFSR
FIFO Status Register
0x14
32
read-write
0x00010000
0xffffffff
RDF
Receive Data Full Flag
0
0
read-write
0
The size of received data in SSIFRDR is not more than the value of SSISCR.RDFS.
#0
1
The size of received data in SSIFRDR is not less than the value of SSISCR.RDFS plus one.
#1
RDC
Number of Receive FIFO Data Indication Flag
8
13
read-only
TDE
Transmit Data Empty Flag
16
16
read-write
0
The free space of SSIFTDR is not more than the value of SSISCR.TDES.
#0
1
The free space of SSIFTDR is not less than the value of SSISCR.TDES plus one.
#1
TDC
Number of Transmit FIFO Data Indication Flag
24
29
read-only
SSIFTDR
Transmit FIFO Data Register
0x18
32
write-only
0x00000000
0xffffffff
SSIFTDR
Transmit FIFO Data
0
31
write-only
SSIFRDR
Receive FIFO Data Register
0x1C
32
read-only
0x00000000
0xffffffff
SSIFRDR
Receive FIFO Data
0
31
read-only
SSIOFR
Audio Format Register
0x20
32
read-write
0x00000000
0xffffffff
OMOD
Audio Format Select
0
1
read-write
00
I2S format
#00
01
TDM format
#01
10
Monaural format
#10
11
Setting prohibited
#11
LRCONT
Whether to Enable LRCK/FS Continuation
8
8
read-write
0
Disables LRCK/FS continuation
#0
1
Enables LRCK/FS continuation
#1
BCKASTP
Whether to Enable Stopping BCK Output When SSIE is in Idle Status
9
9
read-write
0
Always outputs BCK to the SSIBCK pin
#0
1
Automatically controls output of BCK to the SSIBCK pin
#1
SSISCR
Status Control Register
0x24
32
read-write
0x00000000
0xffffffff
RDFS
RDF Setting Condition Select
0
4
read-write
TDES
TDE Setting Condition Select
8
12
read-write
IIC0
Inter-Integrated Circuit 0
0x4009F000
0x00
20
registers
ICCR1
I2C Bus Control Register 1
0x00
8
read-write
0x1f
0xff
SDAI
SDA Line Monitor
0
0
read-only
0
SDAn line is low
#0
1
SDAn line is high
#1
SCLI
SCL Line Monitor
1
1
read-only
0
SCLn line is low
#0
1
SCLn line is high
#1
SDAO
SDA Output Control/Monitor
2
2
read-write
0
Read: IIC drives SDAn pin low Write: IIC drives SDAn pin low
#0
1
Read: IIC releases SDAn pin Write: IIC releases SDAn pin
#1
SCLO
SCL Output Control/Monitor
3
3
read-write
0
Read: IIC drives SCLn pin low Write: IIC drives SCLn pin low
#0
1
Read: IIC releases SCLn pin Write: IIC releases SCLn pin
#1
SOWP
SCLO/SDAO Write Protect
4
4
write-only
0
Write enable SCLO and SDAO bits
#0
1
Write protect SCLO and SDAO bits
#1
CLO
Extra SCL Clock Cycle Output
5
5
read-write
0
Do not output extra SCL clock cycle (default)
#0
1
Output extra SCL clock cycle
#1
IICRST
I2C Bus Interface Internal Reset
6
6
read-write
0
Release IIC reset or internal reset
#0
1
Initiate IIC reset or internal reset
#1
ICE
I2C Bus Interface Enable
7
7
read-write
0
Disable (SCLn and SDAn pins in inactive state)
#0
1
Enable (SCLn and SDAn pins in active state)
#1
ICCR2
I2C Bus Control Register 2
0x01
8
read-write
0x00
0xff
ST
Start Condition Issuance Request
1
1
read-write
0
Do not issue a start condition request
#0
1
Issue a start condition request
#1
RS
Restart Condition Issuance Request
2
2
read-write
0
Do not issue a restart condition request
#0
1
Issue a restart condition request
#1
SP
Stop Condition Issuance Request
3
3
read-write
0
Do not issue a stop condition request
#0
1
Issue a stop condition request
#1
TRS
Transmit/Receive Mode
5
5
read-write
0
Receive mode
#0
1
Transmit mode
#1
MST
Master/Slave Mode
6
6
read-write
0
Slave mode
#0
1
Master mode
#1
BBSY
Bus Busy Detection Flag
7
7
read-only
0
I2C bus released (bus free state)
#0
1
I2C bus occupied (bus busy state)
#1
ICMR1
I2C Bus Mode Register 1
0x02
8
read-write
0x08
0xff
BC
Bit Counter
0
2
read-write
000
9 bits
#000
001
2 bits
#001
010
3 bits
#010
011
4 bits
#011
100
5 bits
#100
101
6 bits
#101
110
7 bits
#110
111
8 bits
#111
BCWP
BC Write Protect
3
3
write-only
0
Write enable BC[2:0] bits
#0
1
Write protect BC[2:0] bits
#1
CKS
Internal Reference Clock Select
4
6
read-write
MTWP
MST/TRS Write Protect
7
7
read-write
0
Write protect MST and TRS bits in ICCR2
#0
1
Write enable MST and TRS bits in ICCR2
#1
ICMR2
I2C Bus Mode Register 2
0x03
8
read-write
0x06
0xff
TMOS
Timeout Detection Time Select
0
0
read-write
0
Select long mode
#0
1
Select short mode
#1
TMOL
Timeout L Count Control
1
1
read-write
0
Disable count while SCLn line is low
#0
1
Enable count while SCLn line is low
#1
TMOH
Timeout H Count Control
2
2
read-write
0
Disable count while SCLn line is high
#0
1
Enable count while SCLn line is high
#1
SDDL
SDA Output Delay Counter
4
6
read-write
000
No output delay
#000
001
1 IIC-phi cycle (When ICMR2.DLCS = 0 (IIC-phi)) 1 or 2 IIC-phi cycles (When ICMR2.DLCS = 1 (IIC-phi/2))
#001
010
2 IIC-phi cycles (When ICMR2.DLCS = 0 (IIC-phi)) 3 or 4 IIC-phi cycles (When ICMR2.DLCS = 1 (IIC-phi/2))
#010
011
3 IIC-phi cycles (When ICMR2.DLCS = 0 (IIC-phi)) 5 or 6 IIC-phi cycles (When ICMR2.DLCS = 1 (IIC-phi/2))
#011
100
4 IIC-phi cycles (When ICMR2.DLCS = 0 (IIC-phi)) 7 or 8 IIC-phi cycles (When ICMR2.DLCS = 1 (IIC-phi/2))
#100
101
5 IIC-phi cycles (When ICMR2.DLCS = 0 (IIC-phi)) 9 or 10 IIC-phi cycles (When ICMR2.DLCS = 1 (IIC-phi/2))
#101
110
6 IIC-phi cycles (When ICMR2.DLCS = 0 (IIC-phi)) 11 or 12 IIC-phi cycles (When ICMR2.DLCS = 1 (IIC-phi/2))
#110
111
7 IIC-phi cycles (When ICMR2.DLCS = 0 (IIC-phi)) 13 or 14 IIC-phi cycles (When ICMR2.DLCS = 1 (IIC-phi/2))
#111
DLCS
SDA Output Delay Clock Source Select
7
7
read-write
0
Select internal reference clock (IIC-phi) as the clock source for SDA output delay counter
#0
1
Select internal reference clock divided by 2 (IIC-phi/2) as the clock source for SDA output delay counter
#1
ICMR3
I2C Bus Mode Register 3
0x04
8
read-write
0x00
0xff
NF
Noise Filter Stage Select
0
1
read-write
00
Filter out noise of up to 1 IIC-phi cycle (single-stage filter)
#00
01
Filter out noise of up to 2 IIC-phi cycles (2-stage filter)
#01
10
Filter out noise of up to 3 IIC-phi cycles (3-stage filter)
#10
11
Filter out noise of up to 4 IIC-phi cycles (4-stage filter)
#11
ACKBR
Receive Acknowledge
2
2
read-only
0
0 received as the acknowledge bit (ACK reception)
#0
1
1 received as the acknowledge bit (NACK reception)
#1
ACKBT
Transmit Acknowledge
3
3
read-write
0
Send 0 as the acknowledge bit (ACK transmission)
#0
1
Send 1 as the acknowledge bit (NACK transmission)
#1
ACKWP
ACKBT Write Protect
4
4
read-write
0
Write protect ACKBT bit
#0
1
Write enable ACKBT bit
#1
RDRFS
RDRF Flag Set Timing Select
5
5
read-write
0
Set the RDRF flag on the rising edge of the 9th SCL clock cycle. The SCLn line is not held low on the falling edge of the 8th clock cycle.
#0
1
Set the RDRF flag on the rising edge of the 8th SCL clock cycle. The SCLn line is held low on the falling edge of the 8th clock cycle.
#1
WAIT
Low-hold is released by reading ICDRR.
6
6
read-write
0
No wait (The SCLn line is not held low during the period between the 9th clock cycle and the 1st clock cycle.)
#0
1
Wait (The SCLn line is held low during the period between the 9th clock cycle and the 1st clock cycle.)
#1
SMBS
SMBus/I2C Bus Select
7
7
read-write
0
Select I2C Bus
#0
1
Select SMBus
#1
ICFER
I2C Bus Function Enable Register
0x05
8
read-write
0x72
0xff
TMOE
Timeout Function Enable
0
0
read-write
0
Disable
#0
1
Enable
#1
MALE
Master Arbitration-Lost Detection Enable
1
1
read-write
0
Disable the arbitration-lost detection function and disable automatic clearing of the MST and TRS bits in ICCR2 when arbitration is lost
#0
1
Enable the arbitration-lost detection function and enable automatic clearing of the MST and TRS bits in ICCR2 when arbitration is lost
#1
NALE
NACK Transmission Arbitration-Lost Detection Enable
2
2
read-write
0
Disable
#0
1
Enable
#1
SALE
Slave Arbitration-Lost Detection Enable
3
3
read-write
0
Disable
#0
1
Enable
#1
NACKE
NACK Reception Transfer Suspension Enable
4
4
read-write
0
Do not suspend transfer operation during NACK reception (disable transfer suspension)
#0
1
Suspend transfer operation during NACK reception (enable transfer suspension)
#1
NFE
Digital Noise Filter Circuit Enable
5
5
read-write
0
Do not use the digital noise filter circuit
#0
1
Use the digital noise filter circuit
#1
SCLE
SCL Synchronous Circuit Enable
6
6
read-write
0
Do not use the SCL synchronous circuit
#0
1
Use the SCL synchronous circuit
#1
FMPE
Fast-Mode Plus Enable
7
7
read-write
0
Do not use the Fm+ slope control circuit for the SCLn and SDAn pins
#0
1
Use the Fm+ slope control circuit for the SCLn and SDAn pins.
#1
ICSER
I2C Bus Status Enable Register
0x06
8
read-write
0x09
0xff
SAR0E
Slave Address Register 0 Enable
0
0
read-write
0
Disable slave address in SARL0 and SARU0
#0
1
Enable slave address in SARL0 and SARU0
#1
SAR1E
Slave Address Register 1 Enable
1
1
read-write
0
Disable slave address in SARL1 and SARU1
#0
1
Enable slave address in SARL1 and SARU1
#1
SAR2E
Slave Address Register 2 Enable
2
2
read-write
0
Disable slave address in SARL2 and SARU2
#0
1
Enable slave address in SARL2 and SARU2
#1
GCAE
General Call Address Enable
3
3
read-write
0
Disable general call address detection
#0
1
Enable general call address detection
#1
DIDE
Device-ID Address Detection Enable
5
5
read-write
0
Disable device-ID address detection
#0
1
Enable device-ID address detection
#1
HOAE
Host Address Enable
7
7
read-write
0
Disable host address detection
#0
1
Enable host address detection
#1
ICIER
I2C Bus Interrupt Enable Register
0x07
8
read-write
0x00
0xff
TMOIE
Timeout Interrupt Request Enable
0
0
read-write
0
Disable timeout interrupt (TMOI) request
#0
1
Enable timeout interrupt (TMOI) request
#1
ALIE
Arbitration-Lost Interrupt Request Enable
1
1
read-write
0
Disable arbitration-lost interrupt (ALI) request
#0
1
Enable arbitration-lost interrupt (ALI) request
#1
STIE
Start Condition Detection Interrupt Request Enable
2
2
read-write
0
Disable start condition detection interrupt (STI) request
#0
1
Enable start condition detection interrupt (STI) request
#1
SPIE
Stop Condition Detection Interrupt Request Enable
3
3
read-write
0
Disable stop condition detection interrupt (SPI) request
#0
1
Enable stop condition detection interrupt (SPI) request
#1
NAKIE
NACK Reception Interrupt Request Enable
4
4
read-write
0
Disable NACK reception interrupt (NAKI) request
#0
1
Enable NACK reception interrupt (NAKI) request
#1
RIE
Receive Data Full Interrupt Request Enable
5
5
read-write
0
Disable receive data full interrupt (IICn_RXI) request
#0
1
Enable receive data full interrupt (IICn_RXI) request
#1
TEIE
Transmit End Interrupt Request Enable
6
6
read-write
0
Disable transmit end interrupt (IICn_TEI) request
#0
1
Enable transmit end interrupt (IICn_TEI) request
#1
TIE
Transmit Data Empty Interrupt Request Enable
7
7
read-write
0
Disable transmit data empty interrupt (IICn_TXI) request
#0
1
Enable transmit data empty interrupt (IICn_TXI) request
#1
ICSR1
I2C Bus Status Register 1
0x08
8
read-write
0x00
0xff
AAS0
Slave Address 0 Detection Flag
0
0
read-write
0
Slave address 0 not detected
#0
1
Slave address 0 detected
#1
AAS1
Slave Address 1 Detection Flag
1
1
read-write
0
Slave address 1 not detected
#0
1
Slave address 1 detected
#1
AAS2
Slave Address 2 Detection Flag
2
2
read-write
0
Slave address 2 not detected
#0
1
Slave address 2 detected
#1
GCA
General Call Address Detection Flag
3
3
read-write
0
General call address not detected
#0
1
General call address detected
#1
DID
Device-ID Address Detection Flag
5
5
read-write
0
Device-ID command not detected
#0
1
Device-ID command detected
#1
HOA
Host Address Detection Flag
7
7
read-write
0
Host address not detected
#0
1
Host address detected
#1
ICSR2
I2C Bus Status Register 2
0x09
8
read-write
0x00
0xff
TMOF
Timeout Detection Flag
0
0
read-write
0
Timeout not detected
#0
1
Timeout detected
#1
AL
Arbitration-Lost Flag
1
1
read-write
0
Arbitration not lost
#0
1
Arbitration lost
#1
START
Start Condition Detection Flag
2
2
read-write
0
Start condition not detected
#0
1
Start condition detected
#1
STOP
Stop Condition Detection Flag
3
3
read-write
0
Stop condition not detected
#0
1
Stop condition detected
#1
NACKF
NACK Detection Flag
4
4
read-write
0
NACK not detected
#0
1
NACK detected
#1
RDRF
Receive Data Full Flag
5
5
read-write
0
ICDRR contains no receive data
#0
1
ICDRR contains receive data
#1
TEND
Transmit End Flag
6
6
read-write
0
Data being transmitted
#0
1
Data transmit complete
#1
TDRE
Transmit Data Empty Flag
7
7
read-only
0
ICDRT contains transmit data
#0
1
ICDRT contains no transmit data
#1
3
0x02
0-2
SARL%s
Slave Address Register Ly
0x0A
8
read-write
0x00
0xff
SVA0
10-bit Address LSB
0
0
read-write
SVA
7-bit Address/10-bit Address Lower Bits
1
7
read-write
3
0x02
0-2
SARU%s
Slave Address Register Uy
0x0B
8
read-write
0x00
0xff
FS
7-bit/10-bit Address Format Select
0
0
read-write
0
Select 7-bit address format
#0
1
Select 10-bit address format
#1
SVA
10-bit Address Upper Bits
1
2
read-write
ICBRL
I2C Bus Bit Rate Low-Level Register
0x10
8
read-write
0xff
0xff
BRL
Bit Rate Low-Level Period
0
4
read-write
ICBRH
I2C Bus Bit Rate High-Level Register
0x11
8
read-write
0xff
0xff
BRH
Bit Rate High-Level Period
0
4
read-write
ICDRT
I2C Bus Transmit Data Register
0x12
8
read-write
0xff
0xff
ICDRR
I2C Bus Receive Data Register
0x13
8
read-only
0x00
0xff
IIC0WU
Inter-Integrated Circuit 0 Wake-up Unit
0x4009F014
0x02
2
registers
ICWUR
I2C Bus Wakeup Unit Register
0x02
8
read-write
0x10
0xff
WUAFA
Wakeup Analog Filter Additional Selection
0
0
read-write
0
Do not add the wakeup analog filter
#0
1
Add the wakeup analog filter
#1
WUACK
ACK Bit for Wakeup Mode
4
4
read-write
WUF
Wakeup Event Occurrence Flag
5
5
read-write
0
Slave address not matching during wakeup
#0
1
Slave address matching during wakeup
#1
WUIE
Wakeup Interrupt Request Enable
6
6
read-write
0
Disable wakeup interrupt request (IIC0_WUI)
#0
1
Enable wakeup interrupt request (IIC0_WUI)
#1
WUE
Wakeup Function Enable
7
7
read-write
0
Disable wakeup function
#0
1
Enable wakeup function
#1
ICWUR2
I2C Bus Wakeup Unit Register 2
0x03
8
read-write
0xfd
0xff
WUSEN
Wakeup Function Synchronous Enable
0
0
read-write
0
IIC asynchronous circuit enable
#0
1
IIC synchronous circuit enable
#1
WUASYF
Wakeup Function Asynchronous Operation Status Flag
1
1
read-only
0
IIC synchronous circuit enable condition
#0
1
IIC asynchronous circuit enable condition
#1
WUSYF
Wakeup Function Synchronous Operation Status Flag
2
2
read-only
0
IIC asynchronous circuit enable condition
#0
1
IIC synchronous circuit enable condition
#1
IIC1
Inter-Integrated Circuit 1
0x4009F100
IIC2
Inter-Integrated Circuit 2
0x4009F200
OSPI
Octa Serial Peripheral Interface
0x400A6000
0x00
36
registers
0x34
52
registers
0x7C
8
registers
DCR
Device Command Register
0x00
32
read-write
0x00000000
0xffffffff
DVCMD0
Device Command data
0
7
read-write
DVCMD1
Device Command data
8
15
read-write
DAR
Device Address Register
0x04
32
read-write
0x00000000
0xffffffff
DVAD0
Device Address data 0
0
7
read-write
DVAD1
Device Address data 1
8
15
read-write
DVAD2
Device Address data 2
16
23
read-write
DVAD3
Device Address data 3
24
31
read-write
DCSR
Device Command Setting Register
0x08
32
read-write
0x00000000
0xffffffff
DALEN
Transfer data length setting
0
7
read-write
DMLEN
Dummy cycle setting
8
15
read-write
ACDV
Access Device setting
19
19
read-write
0
Send commands to device 0.
#0
1
Send commands to device 1.
#1
CMDLEN
Transfer command length setting
20
22
read-write
DAOR
Data order setting
23
23
read-write
0
byte0, byte1, byte2, byte3
#0
1
byte1, byte0, byte3, byte2
#1
ADLEN
Transfer address length setting
24
26
read-write
DOPI
DOPI single byte setting
27
27
read-write
0
Each cycle has two bytes data. (normal DOPI mode)
#0
1
Each cycle has one byte data. (The byte data changes at the rising edge of the clock and does not change at the falling edge of the clock.)
#1
ACDA
Data Access Control
28
28
read-write
0
Register access Do not arrange the transfer data.
#0
1
Data access
#1
PREN
Preamble bit enable for OctaRAM
29
29
read-write
0
No check preamble bit from OctaRAM
#0
1
Check preamble bit from OctaRAM
#1
DSR0
Device Size Register 0
0x0C
32
read-write
0x00000000
0xffffffff
DV0SZ
Device 0 size setting
0
29
read-write
DV0TYP
Device 0 type setting
30
31
read-write
00
Flash on device 0
#00
01
RAM on device 0
#01
10
No connection on device 0
#10
11
Forbidden
#11
DSR1
Device Size Register 1
0x10
32
read-write
0x00000000
0xffffffff
DV1SZ
Device 1 size setting
0
29
read-write
DV1TYP
Device 1 type setting
30
31
read-write
00
Flash on device 1
#00
01
RAM on device 1
#01
10
No connection on device 1
#10
11
Forbidden
#11
MDTR
Memory Delay Trim Register
0x14
32
read-write
0x06009400
0xffffffff
DV0DEL
Device 0 delay setting
0
7
read-write
DQSERAM
OM_DQS enable counter
8
11
read-write
DQSESOPI
OM_DQS enable counter
12
15
read-write
DV1DEL
Device 1 delay setting
16
23
read-write
DQSEDOPI
OM_DQS enable counter
24
27
read-write
ACTR
Auto-Calibration Timer Register
0x18
32
read-write
0x10000000
0xffffffff
CTP
Automatic calibration cycle time setting
0
31
read-write
ACAR0
Auto-Calibration Address Register 0
0x1C
32
read-write
0x00000000
0xffffffff
CAD0
Automatic calibration address
0
31
read-write
ACAR1
Auto-Calibration Address Register 1
0x20
32
read-write
0x00000000
0xffffffff
CAD1
Automatic calibration address
0
31
read-write
DRCSTR
Device Memory Map Read Chip Select Timing Setting Register
0x34
32
read-write
0x00000000
0xffffffff
CTRW0
Device 0 single continuous read waiting cycle setting in PCLKA units
0
6
read-write
CTR0
Device 0 single continuous read mode setting
7
7
read-write
0
Single continuous read mode is disabled for device 0.
#0
1
Single continuous read mode is enabled for device 0.
#1
DVRDCMD0
Device 0 Command execution interval setting
8
10
read-write
000
2 clock cycles
#000
001
5 clock cycles
#001
010
7 clock cycles
#010
011
9 clock cycles
#011
100
11 clock cycles
#100
101
13 clock cycles
#101
110
15 clock cycles
#110
111
17 clock cycles
#111
DVRDHI0
Device 0 select signal pull-up timing setting
11
13
read-write
000
Setting prohibit
#000
001
Setting prohibit
#001
010
Setting prohibit
#010
011
Setting prohibit (DOPI mode) 5 clock cycles (Other mode)
#011
100
Setting prohibit (DOPI mode) 6 clock cycles (Other mode)
#100
101
6.5 clock cycles (DOPI mode) 7 clock cycles (Other mode)
#101
110
7.5 clock cycles (DOPI mode) 8 clock cycles (Other mode)
#110
111
8.5 clock cycles (DOPI mode) 9 clock cycles (Other mode)
#111
DVRDLO0
Device 0 select signal pull-down timing setting
14
15
read-write
00
Setting prohibit
#00
01
2.5 clock cycles (DOPI mode) 3 clock cycles (Other mode)
#01
10
3.5 clock cycles (DOPI mode) 4 clock cycles (Other mode)
#10
11
4.5 clock cycles (DOPI mode) 5 clock cycles (Other mode)
#11
CTRW1
Device 1 single continuous read waiting cycle setting in PCLKA units
16
22
read-write
CTR1
Device 1 single continuous read mode setting
23
23
read-write
0
Single continuous read mode is disabled for device 1.
#0
1
Single continuous read mode is enabled for device 1.
#1
DVRDCMD1
Device 1 Command execution interval
24
26
read-write
000
2 clock cycles
#000
001
5 clock cycles
#001
010
7 clock cycles
#010
011
9 clock cycles
#011
100
11 clock cycles
#100
101
13 clock cycles
#101
110
15 clock cycles
#110
111
17 clock cycles
#111
DVRDHI1
Device 1 select signal High timing setting
27
29
read-write
000
Setting prohibit
#000
001
Setting prohibit
#001
010
Setting prohibit
#010
011
Setting prohibit (DOPI mode) 5 clock cycles (Other mode)
#011
100
Setting prohibit (DOPI mode) 6 clock cycles (Other mode)
#100
101
6.5 clock cycles (DOPI mode) 7 clock cycles (Other mode)
#101
110
7.5 clock cycles (DOPI mode) 8 clock cycles (Other mode)
#110
111
8.5 clock cycles (DOPI mode) 9 clock cycles (Other mode)
#111
DVRDLO1
Device 1 select signal pull-down timing setting
30
31
read-write
00
Setting prohibited
#00
01
2.5 clock cycles (DOPI mode) 3 clock cycles (Other mode)
#01
10
3.5 clock cycles (DOPI mode) 4 clock cycles (Other mode)
#10
11
4.5 clock cycles (DOPI mode) 5 clock cycles (Other mode)
#11
DWCSTR
Device Memory Map Write Chip Select Timing Setting Register
0x38
32
read-write
0x00000000
0xffffffff
CTWW0
Device 0 single continuous write waiting cycle setting in PCLKA units
0
6
read-write
CTW0
Device 0 single continuous write mode setting
7
7
read-write
0
Single continuous write mode is disabled for device 0
#0
1
Single continuous write mode is enabled for device 0
#1
DVWCMD0
Device 0 Command execution interval setting
8
10
read-write
000
2 clock cycles
#000
001
5 clock cycles
#001
010
7 clock cycles
#010
011
9 clock cycles
#011
100
11 clock cycles
#100
101
13 clock cycles
#101
110
15 clock cycles
#110
111
17 clock cycles
#111
DVWHI0
Device 0 select signal pull-up timing setting
11
13
read-write
000
1.5 clock cycles (DOPI mode) 2 clock cycles (Other mode)
#000
001
2.5 clock cycles (DOPI mode) 3 clock cycles (Other mode)
#001
010
3.5 clock cycles (DOPI mode) 4 clock cycles (Other mode)
#010
011
4.5 clock cycles (DOPI mode) 5 clock cycles (Other mode)
#011
100
5.5 clock cycles (DOPI mode) 6 clock cycles (Other mode)
#100
101
6.5 clock cycles (DOPI mode) 7 clock cycles (Other mode)
#101
110
7.5 clock cycles (DOPI mode) 8 clock cycles (Other mode)
#110
111
8.5 clock cycles (DOPI mode) 9 clock cycles (Other mode)
#111
DVWLO0
Device 0 select signal pull-down timing setting
14
15
read-write
00
Setting prohibit
#00
01
2.5 clock cycles (DOPI mode) 3 clock cycles (Other mode)
#01
10
3.5 clock cycles (DOPI mode) 4 clock cycles (Other mode)
#10
11
4.5 clock cycles (DOPI mode) 5 clock cycles (Other mode)
#11
CTWW1
Device 1 single continuous write waiting cycle setting in PCLKA units
16
22
read-write
CTW1
Device 1 single continuous write mode setting
23
23
read-write
0
Single continuous write mode is disabled for device 1
#0
1
Single continuous write mode is enabled for device 1
#1
DVWCMD1
Device 1 Command execution interval setting
24
26
read-write
000
setting prohibited
#000
001
5 clock cycles
#001
010
7 clock cycles
#010
011
9 clock cycles
#011
100
11 clock cycles
#100
101
13 clock cycles
#101
110
15 clock cycles
#110
111
17 clock cycles
#111
DVWHI1
Device 1 select signal pull-up timing setting
27
29
read-write
000
1.5 clock cycles (DOPI mode) 2 clock cycles (Other mode)
#000
001
2.5 clock cycles (DOPI mode) 3 clock cycles (Other mode)
#001
010
3.5 clock cycles (DOPI mode) 4 clock cycles (Other mode)
#010
011
4.5 clock cycles (DOPI mode) 5 clock cycles (Other mode)
#011
100
5.5 clock cycles (DOPI mode) 6 clock cycles (Other mode)
#100
101
6.5 clock cycles (DOPI mode) 7 clock cycles (Other mode)
#101
110
7.5 clock cycles (DOPI mode) 8 clock cycles (Other mode)
#110
111
8.5 clock cycles (DOPI mode) 9 clock cycles (Other mode)
#111
DVWLO1
Device 1 select signal pull-down timing setting
30
31
read-write
00
Setting prohibit
#00
01
2.5 clock cycles (DOPI mode) 3 clock cycles (Other mode)
#01
10
3.5 clock cycles (DOPI mode) 4 clock cycles (Other mode)
#10
11
4.5 clock cycles (DOPI mode) 5 clock cycles (Other mode)
#11
DCSTR
Device Chip Select Timing Setting Register
0x3C
32
read-write
0x00000000
0xffffffff
DVSELCMD
Device Command execution interval setting
8
10
read-write
000
2 clock cycles
#000
001
5 clock cycles
#001
010
7 clock cycles
#010
011
9 clock cycles
#011
100
11 clock cycles
#100
101
13 clock cycles
#101
110
15 clock cycles
#110
111
17 clock cycles
#111
DVSELHI
Device select signal pull-up timing setting
11
13
read-write
000
Setting prohibited
#000
001
Setting prohibited
#001
010
Setting prohibited
#010
011
Setting prohibited (DOPI mode) 5 clock cycles (Other mode)
#011
100
Setting prohibited (DOPI mode) 6 clock cycles (Other mode)
#100
101
6.5 clock cycles (DOPI mode) 7 clock cycles (Other mode)
#101
110
7.5 clock cycles (DOPI mode) 8 clock cycles (Other mode)
#110
111
8.5 clock cycles (DOPI mode) 9 clock cycles (Other mode)
#111
DVSELLO
Device select signal pull-down timing setting
14
15
read-write
00
Setting prohibit
#00
01
2.5 clock cycles (DOPI mode) 3 clock cycles (Other mode)
#01
10
3.5 clock cycles (DOPI mode) 4 clock cycles (Other mode)
#10
11
4.5 clock cycles (DOPI mode) 5 clock cycles (Other mode)
#11
CDSR
Controller and Device Setting Register
0x40
32
read-write
0x00000000
0xffffffff
DV0TTYP
Device0_transfer_type setting
0
1
read-write
00
SPI mode
#00
01
SOPI mode
#01
10
DOPI mode
#10
11
Setting prohibited
#11
DV1TTYP
Device1_transfer_type setting
2
3
read-write
00
SPI mode
#00
01
SOPI mode
#01
10
DOPI mode
#10
11
Setting prohibited
#11
DV0PC
Device0_memory precycle setting
4
4
read-write
0
Disable
#0
1
Enable
#1
DV1PC
Device1_memory precycle setting
5
5
read-write
0
Disable
#0
1
Enable
#1
ACMEME0
Automatic calibration memory enable setting for device 0
10
10
read-write
0
Disable
#0
1
Enable
#1
ACMEME1
Automatic calibration memory enable setting for device 1
11
11
read-write
0
Disable
#0
1
Enable
#1
ACMODE
Automatic calibration mode
12
13
read-write
00
Automatic calibration is disabled
#00
01
Automatic calibration is enabled and modify MDTR
#01
10
Automatic calibration immediately is executed for all trim code, but it will not modify MDTR
#10
11
Setting prohibited
#11
DLFT
Deadlock Free Timer Enable
31
31
read-write
0
Enable timer
#0
1
Disable timer
#1
MDLR
Memory Map Dummy Length Register
0x44
32
read-write
0x00000000
0xffffffff
DV0RDL
Device 0 Read dummy length setting
0
7
read-write
DV0WDL
Device 0 Write dummy length setting
8
15
read-write
DV1RDL
Device 1 Read dummy length setting
16
23
read-write
DV1WDL
Device 1 Write dummy length setting
24
31
read-write
MRWCR0
Memory Map Read/Write Command Register 0
0x48
32
read-write
0x00000000
0xffffffff
D0MRCMD0
Memory map read command 0 setting
0
7
read-write
D0MRCMD1
Memory map read command 1 setting
8
15
read-write
D0MWCMD0
Memory map write command 0 setting
16
23
read-write
D0MWCMD1
Memory map write command 1 setting
24
31
read-write
MRWCR1
Memory Map Read/Write Command Register 1
0x4C
32
read-write
0x00000000
0xffffffff
D1MRCMD0
Memory map read command 0 setting
0
7
read-write
D1MRCMD1
Memory map read command 1 setting
8
15
read-write
D1MWCMD0
Memory map write command 0 setting
16
23
read-write
D1MWCMD1
Memory map write command 1 setting
24
31
read-write
MRWCSR
Memory Map Read/Write Setting Register
0x50
32
read-write
0x00000000
0xffffffff
MRAL0
Device 0 read address length setting
0
2
read-write
MRCL0
Device 0 read command length setting
3
5
read-write
MRO0
Device 0 read order setting
6
6
read-write
0
Read order is byte0, byte1, byte2, byte3.
#0
1
Read order is byte1, byte0, byte3, byte2.
#1
PREN0
Preamble bit enable for mem0 memory-map read
7
7
read-write
0
No check preamble bit
#0
1
Check preamble bit from OctaFlash (if OctaFlash is connected to device 0)
#1
MWAL0
Device 0 write address length setting
8
10
read-write
MWCL0
Device 0 write command length setting
11
13
read-write
MWO0
Device 0 write order setting
14
14
read-write
0
Write order is byte0, byte1, byte2, byte3.
#0
1
Write order is byte1, byte0, byte3, byte2.
#1
MRAL1
Device 1 read address length setting
16
18
read-write
MRCL1
Device 1 read command length setting
19
21
read-write
MRO1
Device 1 read order setting
22
22
read-write
0
Read order is byte0, byte1, byte2, byte3.
#0
1
Read order is byte1, byte0, byte3, byte2.
#1
PREN1
Preamble bit enable for mem1 memory-map read
23
23
read-write
0
No check preamble bit
#0
1
Check preamble bit from OctaFlash (if OctaFlash is connected to device 1)
#1
MWAL1
Device 1 write address length setting
24
26
read-write
MWCL1
Device 1 write command length setting
27
29
read-write
MWO1
Device 1 write order setting
30
30
read-write
0
Write order is byte0, byte1, byte2, byte3.
#0
1
Write order is byte1, byte0, byte3, byte2.
#1
ESR
Error Status Register
0x54
32
read-write
0x00000000
0xffffffff
MRESR
Memory map read error status
0
7
read-write
0x01
ECC error
0x01
0x02
Preamble error
0x02
0x03
Wait OM_DQS timeout
0x03
0x80
Invalid command
0x80
Others
Reserved
true
MWESR
Memory map write error status
8
15
read-write
0x80
Invalid command
0x80
Others
Reserved
true
CWNDR
Configure Write without Data Register
0x58
32
write-only
0x00000000
0xffffffff
WND
The write value should be 0.
0
31
write-only
CWDR
Configure Write Data Register
0x5C
32
write-only
0x00000000
0xffffffff
WD0
Write data 0
0
7
write-only
WD1
Write data 1
8
15
write-only
WD2
Write data 2
16
23
write-only
WD3
Write data 3
24
31
write-only
CRR
Configure Read Register
0x60
32
read-only
0x00000000
0xffffffff
RD0
Read data 0
0
7
read-only
RD1
Read data 1
8
15
read-only
RD2
Read data 2
16
23
read-only
RD3
Read data 3
24
31
read-only
ACSR
Auto-Calibration Status Register
0x64
32
read-write
0x00000000
0xffffffff
ACSR0
Auto-calibration status of device 0
0
2
read-write
000
Initial state
#000
001
Reserved
#001
010
Reserved
#010
011
Normal end
#011
100
Error end
#100
ACSR1
Auto-calibration status of device 1
3
5
read-write
000
Initial state
#000
001
Reserved
#001
010
Reserved
#010
011
Normal end
#011
100
Error end
#100
DCSMXR
Device Chip Select Maximum Period Register
0x7C
32
read-write
0x00000000
0xffffffff
CTWMX0
Indicates the maximum period that OM_CS0 and OM_CS1 are Low in single continuous write of OctaRAM.
0
8
read-write
CTWMX1
Indicates the maximum period that OM_CS0 and OM_CS1 are Low in single continuous read of OctaRAM.
16
24
read-write
DWSCTSR
Device Memory Map Write single continuous translating size Register
0x80
32
read-write
0x00000000
0xffffffff
CTSN0
Indicates the number of bytes to translate in single continuous write of device 0.
0
10
read-write
CTSN1
Indicates the number of bytes to translate in single continuous write of device 1.
16
26
read-write
CEC
Consumer Electronics Control
0x400AC000
0x00
3
registers
0x04
34
registers
0x28
1
registers
0x2A
1
registers
0x40
6
registers
CADR
CEC Local Address Setting Register
0x00
16
read-write
0x0000
0xffff
ADR00
Local Address at Address 0 (TV)
0
0
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR01
Local Address Setting at Address 1 (recording device 1)
1
1
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR02
Local Address Setting at Address 2 (recording device 2)
2
2
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR03
Local Address Setting at Address 3 (tuner 1)
3
3
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR04
Local Address Setting at Address 4 (playback device 1)
4
4
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR05
Local Address Setting at Address 5 (audio system)
5
5
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR06
Local Address Setting at Address 6 (tuner 2)
6
6
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR07
Local Address Setting at Address 7 (tuner 3)
7
7
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR08
Local Address Setting at Address 8 (playback device 2)
8
8
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR09
Local Address Setting at Address 9 (recording device 3)
9
9
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR10
Local Address Setting at Address 10 (tuner 4)
10
10
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR11
Local Address Setting at Address 11 (playback device 3)
11
11
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR12
Local Address Setting at Address 12 (reserved)
12
12
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR13
Local Address Setting at Address 13 (reserved)
13
13
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
ADR14
Local Address Setting at Address 14 (specific use)
14
14
read-write
0
Does not set as local address.
#0
1
Sets as local address.
#1
CECCTL1
CEC Control Register 1
0x02
8
read-write
0x00
0xff
SFT
Signal-Free Time Data Bit Width Select
0
1
read-write
00
3-data bit width
#00
01
5-data bit width
#01
10
7-data bit width
#10
11
Does not detect signal-free time.
#11
CESEL
Communication Complete Interrupt (INTCE) Generation Timing Select
2
3
read-write
00
Generates communication complete interrupt once after ACK transmission (reception) of the last frame (EOM = 1) is complete and another time after signal-free time is detected.
#00
01
Generates communication complete interrupt after ACK transmission (reception) of the last frame (EOM = 1) is completed.
#01
10
Generates communication complete interrupt after signal-free time is detected.
#10
11
Setting prohibited
#11
STERRD
Start Bit Error Detection Select
4
4
read-write
0
Does not detect timing errors during start bit reception.
#0
1
Detects timing errors during start bit reception.
#1
BLERRD
Bus Lock Detection Select
5
5
read-write
0
Does not detect sticking of receive data to high or low
#0
1
Detects sticking of receive data to high or low.
#1
CINTMK
CEC Data Interrupt (INTDA) Generation Select
6
6
read-write
0
Does not generate an interrupt when the addresses do not match.
#0
1
Generates an interrupt when the addresses do not match.
#1
CDFC
Digital Filter Select
7
7
read-write
0
Does not use a digital filter.
#0
1
Uses a digital filter.
#1
STATB
CEC Transmission Start Bit Width Setting Register
0x04
16
read-write
0x0000
0xffff
STATB
CEC Transmission Start Bit Width Setting
0
8
read-write
STATL
CEC Transmission Start Bit Low Width Setting Register
0x06
16
read-write
0x0000
0xffff
STATL
CEC Transmission Start Bit Low Width Setting
0
8
read-write
LGC0L
CEC Transmission Logical 0 Low Width Setting Register
0x08
16
read-write
0x0000
0xffff
LGC0L
CEC Transmission Logical 0 Low Width Setting
0
8
read-write
LGC1L
CEC Transmission Logical 1 Low Width Setting Register
0x0A
16
read-write
0x0000
0xffff
LGC1L
CEC Transmission Logical 1 Low Width Setting
0
8
read-write
DATB
CEC Transmission Data Bit Width Setting Register
0x0C
16
read-write
0x0000
0xffff
DATB
CEC Transmission Data Bit Width Setting
0
8
read-write
NOMT
CEC Reception Data Sampling Time Setting Register
0x0E
16
read-write
0x0000
0xffff
NOMT
CEC Reception Data Sampling Time Setting,
0
8
read-write
STATLL
CEC Reception Start Bit Minimum Low Width Setting Register
0x10
16
read-write
0x0000
0xffff
STATLL
CEC Reception Start Bit Minimum Low Width Setting
0
8
read-write
STATLH
CEC Reception Start Bit Maximum Low Width Setting Register
0x12
16
read-write
0x0000
0xffff
STATLH
CEC Reception Start Bit Maximum Bit Width Setting
0
8
read-write
STATBL
CEC Reception Start Bit Minimum Bit Width Setting Register
0x14
16
read-write
0x0000
0xffff
STATBL
CEC Reception Start Bit Minimum Bit Width Setting
0
8
read-write
STATBH
CEC Reception Start Bit Maximum Bit Width Setting Register
0x16
16
read-write
0x0000
0xffff
STATBH
CEC Reception Start Bit Maximum Bit Width Setting
0
8
read-write
LGC0LL
CEC Reception Logical 0 Minimum Low Width Setting Register
0x18
16
read-write
0x0000
0xffff
LGC0LL
CEC Reception Logical 0 Minimum Low Width Setting
0
8
read-write
LGC0LH
CEC Reception Logical 0 Maximum Low Width Setting Register
0x1A
16
read-write
0x0000
0xffff
LGC0LH
CEC Reception Logical 0 Minimum Low Width Setting
0
8
read-write
LGC1LL
CEC Reception Logical 1 Minimum Low Width Setting Register
0x1C
16
read-write
0x0000
0xffff
LGC1LL
CEC Reception Logical 1 Minimum Low Width Setting
0
8
read-write
LGC1LH
CEC Reception Logical 1 Maximum Low Width Setting Register
0x1E
16
read-write
0x0000
0xffff
LGC1LH
CEC Reception Logical 1 Maximum Low Width Setting
0
8
read-write
DATBL
CEC Reception Data Bit Minimum Bit Width Setting Register
0x20
16
read-write
0x0000
0xffff
DATBL
CEC Reception Data Bit Minimum Bit Width Setting
0
8
read-write
DATBH
CEC Reception Data Bit Maximum Bit Width Setting Register
0x22
16
read-write
0x0000
0xffff
DATBH
CEC Reception Data Bit Maximum Bit Width Setting
0
8
read-write
NOMP
CEC Data Bit Reference Width Setting Register
0x24
16
read-write
0x0000
0xffff
NOMP
CEC Data Bit Reference Width Setting
0
8
read-write
CECEXMD
CEC Extension Mode Register
0x28
8
read-write
0x00
0xff
LERPLEN
Pulse Output Function Enable by Long Bit Width Error
4
4
read-write
0
Detects only a long bit width error.
#0
1
Detects a long bit width error and outputs an error handling pulse.
#1
RERCVEN
Start Detection Reception Restart Enable
5
5
read-write
0
Does not restart reception when the start bit is detected during reception.
#0
1
Restarts reception when the start bit is detected during reception.
#1
RCVINTDSEL
INTDA Reception Interrupt Timing Change
7
7
read-write
0
EOM timing (9th bit of data)
#0
1
ACK timing (10th bit of data)
#1
CECEXMON
CEC Extension Monitor Register
0x2A
8
read-write
0x00
0xfe
CECLNMON
CEC Line Monitor
0
0
read-only
0
Low level
#0
1
High level
#1
ACKF
ACK Flag
1
1
read-only
CTXD
CEC Transmission Buffer Register
0x40
8
read-write
0x00
0xff
CRXD
CEC Reception Buffer Register
0x41
8
read-write
0x00
0xff
CECES
CEC Communication Error Status Register
0x42
8
read-write
0x00
0xff
OERR
Overrun Error Detection Flag
0
0
read-only
0
No overrun error has occurred.
#0
1
An overrun error has occurred.
#1
UERR
Underrun Error Detection Flag
1
1
read-only
0
No underrun error has occurred.
#0
1
An underrun error has occurred.
#1
ACKERR
ACK Error Detection Flag
2
2
read-only
0
No ACK error has occurred.
#0
1
An ACK error has occurred.
#1
TERR
Timing Error Detection Flag
3
3
read-only
0
No timing error has occurred.
#0
1
A timing error has occurred.
#1
TXERR
Transmission Error Detection Flag
4
4
read-only
0
No transmission error has occurred.
#0
1
A transmission error has occurred.
#1
AERR
Arbitration Loss Detection Flag
5
5
read-only
0
No arbitration loss has occurred.
#0
1
An arbitration loss has occurred.
#1
BLERR
Bus Lock Error Detection Flag
6
6
read-only
0
No bus lock error has occurred.
#0
1
A bus lock error has occurred.
#1
CECS
CEC Communication Status Register
0x43
8
read-write
0x00
0xff
ADRF
Address Match Detection Flag
0
0
read-only
0
During communication between other stations, while communication is stopped, or while the local station is transmitting
#0
1
During local reception
#1
BUSST
Bus Busy Detection Flag
1
1
read-only
0
Bus-free state
#0
1
Bus-busy state
#1
TXST
Transmission Status Flag
2
2
read-only
0
During communication standby state or reception (a follower is operating.)
#0
1
During transmission (an initiator is operating.)
#1
EOMF
EOM Flag
3
3
read-only
0
The EOM flag received immediately before is logically 0.
#0
1
The EOM flag received immediately before is logically 1.
#1
ITCEF
INTCE Generation Source Flag
4
4
read-only
0
Generates a communication complete interrupt (INTCE) if the signal-free time is counted.
#0
1
Generates INTCE if communication is complete or an error is detected.
#1
SFTST
Signal-Free Time Rewrite Disable Report Flag
7
7
read-only
0
Enables rewriting CECCTL1.SFT[1:0].
#0
1
Disables rewriting CECCTL1.SFT[1:0].
#1
CECFC
CEC Communication Error Flag Clear Trigger Register
0x44
8
read-write
0x00
0xff
OCTRG
Overrun Error Detection Flag Clear Trigger
0
0
write-only
0
Does not clear overrun error detection flag.
#0
1
Clears overrun error detection flag.
#1
UCTRG
Underrun Error Detection Flag Clear Trigger
1
1
write-only
0
Does not clear underrun error detection flag.
#0
1
Clears underrun error detection flag.
#1
ACKCTRG
ACK Error Detection Flag Clear Trigger
2
2
write-only
0
Does not clear ACK error detection flag.
#0
1
Clears ACK error detection flag.
#1
TCTRG
Timing Error Detection Flag Clear Trigger
3
3
write-only
0
Does not clear timing error detection flag.
#0
1
Clears timing error detection flag.
#1
TXCTRG
Transmission Error Detection Flag Clear Trigger
4
4
write-only
0
Does not clear transmission error detection flag.
#0
1
Clears transmission error detection flag.
#1
ACTRG
Arbitration Loss Detection Flag Clear Trigger
5
5
write-only
0
Does not clear arbitration loss detection flag.
#0
1
Clears arbitration loss detection flag.
#1
BLCTRG
Bus Lock Error Detection Flag Clear Trigger
6
6
write-only
0
Does not clear bus lock error detection flag.
#0
1
Clears bus lock error detection flag.
#1
CECCTL0
CEC Control Register 0
0x45
8
read-write
0x00
0xff
EOM
EOM Setting
0
0
read-write
0
Continues transmission.
#0
1
Last frame
#1
CECRXEN
Reception Enable Control
1
1
read-write
0
Disables continuing reception or reports abnormal reception.
#0
1
Enables continuing reception or reports normal reception. lists the reception status and ACK/NACK timing output.
#1
TXTRG
Transmission Start Trigger
2
2
write-only
0
No effect
#0
1
Starts CEC transmission.
#1
CCL
CEC Clock Select
3
5
read-write
000
PCLKB/25
#000
001
PCLKB/26
#001
010
PCLKB/27
#010
011
PCLKB/28
#011
100
PCLKB/29
#100
101
PCLKB/210
#101
110
CECCLK (when using SOSC)
#110
111
CECCLK/28 (when using MOSC)
#111
ACKTEN
ACK Bit Timing Error (Bit Width) Check Enable
6
6
read-write
0
Does not detect ACK bit timing errors.
#0
1
Detects ACK bit timing errors.
#1
CECE
CEC Operation Enable Flag
7
7
read-write
0
Disables CEC operation.
#0
1
Enables CEC operation.
#1
CANFD
CANFD
0x400B0000
0x00
44
registers
0x84
28
registers
0xAC
8
registers
0xC0
120
registers
0x180
24
registers
0x1E0
24
registers
0x240
24
registers
0x2A0
40
registers
0x2D0
8
registers
0x2F0
8
registers
0x310
8
registers
0x330
8
registers
0x7D0
8
registers
0x7F0
8
registers
0x810
8
registers
0x830
8
registers
0xCD0
16
registers
0xD70
16
registers
0xE10
16
registers
0xEB0
16
registers
0xF50
16
registers
0x1000
8
registers
0x1020
8
registers
0x1040
8
registers
0x1060
8
registers
0x1080
8
registers
0x10A0
8
registers
0x10C0
8
registers
0x10E0
8
registers
0x1100
8
registers
0x1120
8
registers
0x1140
8
registers
0x1160
8
registers
0x1180
12
registers
0x1190
16
registers
0x1200
8
registers
0x1220
8
registers
0x1240
8
registers
0x1300
4
registers
0x1308
8
registers
0x1314
4
registers
0x131C
4
registers
0x1330
8
registers
0x1340
8
registers
0x1350
8
registers
0x1380
4
registers
0x1400
92
registers
0x1800
268
registers
0x2000
4168
registers
0x6000
1864
registers
0x8000
20
registers
0x8400
256
registers
0x10000
1096
registers
0x11000
1096
registers
0x12000
1096
registers
0x13000
1096
registers
2
0x10
0-1
CFDC%sNCFG
Channel %s Nominal Bitrate Configuration Register
0x0000
32
read-write
0x00000000
0xffffffff
NBRP
Channel Nominal Baud Rate Prescaler
0
9
read-write
NSJW
Resynchronization Jump Width
10
16
read-write
NTSEG1
Timing Segment 1
17
24
read-write
NTSEG2
Timing Segment 2
25
31
read-write
2
0x10
0-1
CFDC%sCTR
Channel %s Control Registers
0x0004
32
read-write
0x00000005
0xffffffff
CHMDC
Channel Mode Control
0
1
read-write
00
Channel operation mode request
#00
01
Channel reset request
#01
10
Channel halt request
#10
11
Keep current value
#11
CSLPR
Channel Sleep Request
2
2
read-write
0
Channel sleep request disabled
#0
1
Channel sleep request enabled
#1
RTBO
Return from Bus-Off
3
3
read-write
0
Channel is not forced to return from bus-off
#0
1
Channel is forced to return from bus-off
#1
BEIE
Bus Error Interrupt Enable
8
8
read-write
0
Bus error interrupt disabled
#0
1
Bus error interrupt enabled
#1
EWIE
Error Warning Interrupt Enable
9
9
read-write
0
Error warning interrupt disabled
#0
1
Error warning interrupt enabled
#1
EPIE
Error Passive Interrupt Enable
10
10
read-write
0
Error passive interrupt disabled
#0
1
Error passive interrupt enabled
#1
BOEIE
Bus-Off Entry Interrupt Enable
11
11
read-write
0
Bus-off entry interrupt disabled
#0
1
Bus-off entry interrupt enabled
#1
BORIE
Bus-Off Recovery Interrupt Enable
12
12
read-write
0
Bus-off recovery interrupt disabled
#0
1
Bus-off recovery interrupt enabled
#1
OLIE
Overload Interrupt Enable
13
13
read-write
0
Overload interrupt disabled
#0
1
Overload interrupt enabled
#1
BLIE
Bus Lock Interrupt Enable
14
14
read-write
0
Bus lock interrupt disabled
#0
1
Bus lock interrupt enabled
#1
ALIE
Arbitration Lost Interrupt Enable
15
15
read-write
0
Arbitration lost interrupt disabled
#0
1
Arbitration lost interrupt enabled
#1
TAIE
Transmission Abort Interrupt Enable
16
16
read-write
0
TX abort interrupt disabled
#0
1
TX abort interrupt enabled
#1
EOCOIE
Error Occurrence Counter Overflow Interrupt Enable
17
17
read-write
0
Error occurrence counter overflow interrupt disabled
#0
1
Error occurrence counter overflow interrupt enabled
#1
SOCOIE
Successful Occurrence Counter Overflow Interrupt Enable
18
18
read-write
0
Successful occurrence counter overflow interrupt disabled
#0
1
Successful occurrence counter overflow interrupt enabled
#1
TDCVFIE
Transceiver Delay Compensation Violation Interrupt Enable
19
19
read-write
0
Transceiver delay compensation violation interrupt disabled
#0
1
Transceiver delay compensation violation interrupt enabled
#1
BOM
Channel Bus-Off Mode
21
22
read-write
00
Normal mode (comply with ISO 11898-1)
#00
01
Entry to Halt mode automatically at bus-off start
#01
10
Entry to Halt mode automatically at bus-off end
#10
11
Entry to Halt mode (during bus-off recovery period) by software
#11
ERRD
Channel Error Display
23
23
read-write
0
Only the first set of error codes displayed
#0
1
Accumulated error codes displayed
#1
CTME
Channel Test Mode Enable
24
24
read-write
0
Channel test mode disabled
#0
1
Channel test mode enabled
#1
CTMS
Channel Test Mode Select
25
26
read-write
00
Basic test mode
#00
01
Listen-only mode
#01
10
Self-test mode 0 (External loopback mode)
#10
11
Self-test mode 1 (Internal loopback mode)
#11
CRCT
CRC Error Test
30
30
read-write
0
First data bit of reception stream not inverted
#0
1
First data bit of reception stream inverted
#1
ROM
Restricted Operation Mode
31
31
read-write
0
Restricted operation mode disabled
#0
1
Restricted operation mode enabled
#1
2
0x10
0-1
CFDC%sSTS
Channel %s Status Registers
0x0008
32
read-write
0x00000005
0xffffffff
CRSTSTS
Channel Reset Status
0
0
read-only
0
Channel not in Reset mode
#0
1
Channel in Reset mode
#1
CHLTSTS
Channel Halt Status
1
1
read-only
0
Channel not in Halt mode
#0
1
Channel in Halt mode
#1
CSLPSTS
Channel Sleep Status
2
2
read-only
0
Channel not in Sleep mode
#0
1
Channel in Sleep mode
#1
EPSTS
Channel Error Passive Status
3
3
read-only
0
Channel not in error passive state
#0
1
Channel in error passive state
#1
BOSTS
Channel Bus-Off Status
4
4
read-only
0
Channel not in bus-off state
#0
1
Channel in bus-off state
#1
TRMSTS
Channel Transmit Status
5
5
read-only
0
Channel is not transmitting
#0
1
Channel is transmitting
#1
RECSTS
Channel Receive Status
6
6
read-only
0
Channel is not receiving
#0
1
Channel is receiving
#1
COMSTS
Channel Communication Status
7
7
read-only
0
Channel is not ready for communication
#0
1
Channel is ready for communication
#1
ESIF
Error State Indication Flag
8
8
read-write
0
No CANFD message has been received when the ESI flag was set
#0
1
At least one CANFD message was received when the ESI flag was set
#1
REC
Reception Error Count
16
23
read-only
TEC
Transmission Error Count
24
31
read-only
2
0x10
0-1
CFDC%sERFL
Channel %s Error Flag Registers
0x000C
32
read-write
0x00000000
0xffffffff
BEF
Bus Error Flag
0
0
read-write
0
Channel bus error not detected
#0
1
Channel bus error detected
#1
EWF
Error Warning Flag
1
1
read-write
0
Channel error warning not detected
#0
1
Channel error warning detected
#1
EPF
Error Passive Flag
2
2
read-write
0
Channel error passive not detected
#0
1
Channel error passive detected
#1
BOEF
Bus-Off Entry Flag
3
3
read-write
0
Channel bus-off entry not detected
#0
1
Channel bus-off entry detected
#1
BORF
Bus-Off Recovery Flag
4
4
read-write
0
Channel bus-off recovery not detected
#0
1
Channel bus-off recovery detected
#1
OVLF
Overload Flag
5
5
read-write
0
Channel overload not detected
#0
1
Channel overload detected
#1
BLF
Bus Lock Flag
6
6
read-write
0
Channel bus lock not detected
#0
1
Channel bus lock detected
#1
ALF
Arbitration Lost Flag
7
7
read-write
0
Channel arbitration lost not detected
#0
1
Channel arbitration lost detected
#1
SERR
Stuff Error
8
8
read-write
0
Channel stuff error not detected
#0
1
Channel stuff error detected
#1
FERR
Form Error
9
9
read-write
0
Channel form error not detected
#0
1
Channel form error detected
#1
AERR
Acknowledge Error
10
10
read-write
0
Channel acknowledge error not detected
#0
1
Channel acknowledge error detected
#1
CERR
CRC Error
11
11
read-write
0
Channel CRC error not detected
#0
1
Channel CRC error detected
#1
B1ERR
Bit 1 Error
12
12
read-write
0
Channel bit 1 error not detected
#0
1
Channel bit 1 error detected
#1
B0ERR
Bit 0 Error
13
13
read-write
0
Channel bit 0 error not detected
#0
1
Channel bit 0 error detected
#1
ADERR
Acknowledge Delimiter Error
14
14
read-write
0
Channel acknowledge delimiter error not detected
#0
1
Channel acknowledge delimiter error detected
#1
CRCREG
CRC Register value
16
30
read-only
CFDGCFG
Global Configuration Register
0x0084
32
read-write
0x00000000
0xffffffff
TPRI
Transmission Priority
0
0
read-write
0
ID priority
#0
1
Message buffer number priority
#1
DCE
DLC Check Enable
1
1
read-write
0
DLC check disabled
#0
1
DLC check enabled
#1
DRE
DLC Replacement Enable
2
2
read-write
0
DLC replacement disabled
#0
1
DLC replacement enabled
#1
MME
Mirror Mode Enable
3
3
read-write
0
Mirror mode disabled
#0
1
Mirror mode enabled
#1
DCS
Data Link Controller Clock Select
4
4
read-write
0
Internal clean clock
#0
1
External clock source connected to CANMCLK pin
#1
CMPOC
CAN-FD Message Payload Overflow Configuration
5
5
read-write
0
Message is rejected
#0
1
Message payload is cut to fit to configured message size
#1
TSP
Timestamp Prescaler
8
11
read-write
TSSS
Timestamp Source Select
12
12
read-write
0
Source clock for timestamp counter is peripheral clock
#0
1
Source clock for timestamp counter is bit time clock
#1
TSBTCS
Timestamp Bit Time Channel Select
13
15
read-write
000
Select clock from channel 0
#000
001
Select clock from channel 1
#001
Others
Setting prohibited
true
ITRCP
Interval Timer Reference Clock Prescaler
16
31
read-write
CFDGCTR
Global Control Register
0x0088
32
read-write
0x00000005
0xffffffff
GMDC
Global Mode Control
0
1
read-write
00
Global operation mode request
#00
01
Global reset mode request
#01
10
Global halt mode request
#10
11
Keep current value
#11
GSLPR
Global Sleep Request
2
2
read-write
0
Global sleep request disabled
#0
1
Global sleep request enabled
#1
DEIE
DLC Check Interrupt Enable
8
8
read-write
0
DLC check interrupt disabled
#0
1
DLC check interrupt enabled
#1
MEIE
Message Lost Error Interrupt Enable
9
9
read-write
0
Message lost error interrupt disabled
#0
1
Message lost error interrupt enabled
#1
THLEIE
TX History List Entry Lost Interrupt Enable
10
10
read-write
0
TX history list entry lost interrupt disabled
#0
1
TX history list entry lost interrupt enabled
#1
CMPOFIE
CANFD Message Payload Overflow Flag Interrupt Enable
11
11
read-write
0
CANFD message payload overflow flag interrupt disabled
#0
1
CANFD message payload overflow flag interrupt enabled
#1
QMEIE
TXQ Message Lost Error Interrupt Enable
14
14
read-write
0
TXQ message lost error interrupt disabled
#0
1
TXQ message lost error interrupt enabled
#1
MOWEIE
GW FIFO Message Overwrite Error Interrupt Enable
15
15
read-write
0
GW FIFO message overwrite error interrupt disabled
#0
1
GW FIFO message overwrite error interrupt enabled
#1
TSRST
Timestamp Reset
16
16
read-write
0
Timestamp not reset
#0
1
Timestamp reset
#1
CFDGSTS
Global Status Register
0x008C
32
read-only
0x0000000d
0xffffffff
GRSTSTS
Global Reset Status
0
0
read-only
0
Not in Reset mode
#0
1
In Reset mode
#1
GHLTSTS
Global Halt Status
1
1
read-only
0
Not in Halt mode
#0
1
In Halt mode
#1
GSLPSTS
Global Sleep Status
2
2
read-only
0
Not in Sleep mode
#0
1
In Sleep mode
#1
GRAMINIT
Global RAM Initialization
3
3
read-only
0
RAM initialization is complete
#0
1
RAM initialization is ongoing
#1
CFDGERFL
Global Error Flag Register
0x0090
32
read-write
0x00000000
0xffffffff
DEF
DLC Error Flag
0
0
read-write
0
DLC error not detected
#0
1
DLC error detected
#1
MES
Message Lost Error Status
1
1
read-only
0
Message lost error not detected
#0
1
Message lost error detected
#1
THLES
TX History List Entry Lost Error Status
2
2
read-only
0
TX history list entry lost error not detected
#0
1
TX history list entry lost error detected
#1
CMPOF
CANFD Message Payload Overflow Flag
3
3
read-write
0
CANFD message payload overflow not detected
#0
1
CANFD message payload overflow detected
#1
QOWES
TXQ Message Overwrite Error Status
4
4
read-only
0
TXQ message overwrite error not detected
#0
1
TXQ message overwrite error detected
#1
QMES
TXQ Message Lost Error Status
6
6
read-only
0
TXQ message lost error not detected
#0
1
TXQ message lost error detected
#1
EEF0
ECC Error Flag for Channel 0
16
16
read-write
0
ECC error not detected during TX-SCAN
#0
1
ECC error detected during TX-SCAN
#1
EEF1
ECC Error Flag for Channel 1
17
17
read-write
0
ECC error not detected during TX-SCAN
#0
1
ECC error detected during TX-SCAN
#1
CFDGTSC
Global Timestamp Counter Register
0x0094
32
read-only
0x00000000
0xffffffff
TS
Timestamp value
0
15
read-only
CFDGAFLECTR
Global Acceptance Filter List Entry Control Register
0x0098
32
read-write
0x00000000
0xffffffff
AFLPN
Acceptance Filter List Page Number
0
3
read-write
AFLDAE
Acceptance Filter List Data Access Enable
8
8
read-write
0
Acceptance Filter List data access disabled
#0
1
Acceptance Filter List data access enabled
#1
CFDGAFLCFG0
Global Acceptance Filter List Configuration Register 0
0x009C
32
read-write
0x00000000
0xffffffff
RNC1
Rule Number for Channel 1
0
8
read-write
RNC0
Rule Number for Channel 0
16
24
read-write
CFDRMNB
RX Message Buffer Number Register
0x00AC
32
read-write
0x00000000
0xffffffff
NRXMB
Number of RX Message Buffers
0
7
read-write
RMPLS
Reception Message Buffer Payload Data Size
8
10
read-write
000
8 bytes
#000
001
12 bytes
#001
010
16 bytes
#010
011
20 bytes
#011
100
24 bytes
#100
101
32 bytes
#101
110
48 bytes
#110
111
64 bytes
#111
CFDRMND0
RX Message Buffer New Data Register 0
0x00B0
32
read-write
0x00000000
0xffffffff
RMNS
RX Message Buffer New Data Status
0
31
read-write
0
New data not stored in corresponding RX message buffer
#0
1
New data stored in corresponding RX message buffer
#1
8
0x04
0-7
CFDRFCC%s
RX FIFO Configuration/Control Registers %s
0x00C0
32
read-write
0x00000000
0xffffffff
RFE
RX FIFO Enable
0
0
read-write
0
FIFO disabled
#0
1
FIFO enabled
#1
RFIE
RX FIFO Interrupt Enable
1
1
read-write
0
FIFO interrupt generation disabled
#0
1
FIFO interrupt generation enabled
#1
RFPLS
Rx FIFO Payload Data Size Configuration
4
6
read-write
000
8 bytes
#000
001
12 bytes
#001
010
16 bytes
#010
011
20 bytes
#011
100
24 bytes
#100
101
32 bytes
#101
110
48 bytes
#110
111
64 bytes
#111
RFDC
RX FIFO Depth Configuration
8
10
read-write
000
FIFO Depth = 0 message
#000
001
FIFO Depth = 4 messages
#001
010
FIFO Depth = 8 messages
#010
011
FIFO Depth = 16 messages
#011
100
FIFO Depth = 32 essages
#100
101
FIFO Depth = 48 messages
#101
110
FIFO Depth = 64 messages
#110
111
FIFO Depth = 128 messages
#111
RFIM
RX FIFO Interrupt Mode
12
12
read-write
0
Interrupt generated when RX FIFO counter reaches RFIGCV value from values smaller than RFIGCV
#0
1
Interrupt generated at the end of every received message storage
#1
RFIGCV
RX FIFO Interrupt Generation Counter Value
13
15
read-write
000
Interrupt generated when FIFO is 1/8th full
#000
001
Interrupt generated when FIFO is 1/4th full
#001
010
Interrupt generated when FIFO is 3/8th full
#010
011
Interrupt generated when FIFO is 1/2 full
#011
100
Interrupt generated when FIFO is 5/8th full
#100
101
Interrupt generated when FIFO is 3/4th full
#101
110
Interrupt generated when FIFO is 7/8th full
#110
111
Interrupt generated when FIFO is full
#111
RFFIE
RX FIFO Full Interrupt Enable
16
16
read-write
0
FIFO interrupt generation disabled
#0
1
FIFO interrupt generation enabled
#1
8
0x04
0-7
CFDRFSTS%s
RX FIFO Status Registers %s
0x00E0
32
read-write
0x00000001
0xffffffff
RFEMP
RX FIFO Empty
0
0
read-only
0
FIFO not empty
#0
1
FIFO empty
#1
RFFLL
RX FIFO Full
1
1
read-only
0
FIFO not full
#0
1
FIFO full
#1
RFMLT
RX FIFO Message Lost
2
2
read-write
0
No message lost in FIFO
#0
1
FIFO message lost
#1
RFIF
RX FIFO Interrupt Flag
3
3
read-write
0
FIFO interrupt condition not satisfied
#0
1
FIFO interrupt condition satisfied
#1
RFMC
RX FIFO Message Count
8
15
read-only
RFFIF
RX FIFO Full Interrupt Flag
16
16
read-write
0
FIFO full interrupt condition not satisfied
#0
1
FIFO full interrupt condition satisfied
#1
8
0x04
0-7
CFDRFPCTR%s
RX FIFO Pointer Control Registers %s
0x0100
32
read-write
0x00000000
0xffffffff
RFPC
RX FIFO Pointer Control
0
7
write-only
6
0x04
0-5
CFDCFCC%s
Common FIFO Configuration/Control Registers %s
0x0120
32
read-write
0x00000000
0xffffffff
CFE
Common FIFO Enable
0
0
read-write
0
FIFO disabled
#0
1
FIFO enabled
#1
CFRXIE
Common FIFO RX Interrupt Enable
1
1
read-write
0
FIFO interrupt generation disabled for Frame RX
#0
1
FIFO interrupt generation enabled for Frame RX
#1
CFTXIE
Common FIFO TX Interrupt Enable
2
2
read-write
0
FIFO interrupt generation disabled for Frame TX
#0
1
FIFO interrupt generation enabled for Frame TX
#1
CFPLS
Common FIFO Payload Data Size Configuration
4
6
read-write
000
8 bytes
#000
001
12 bytes
#001
010
16 bytes
#010
011
20 bytes
#011
100
24 bytes
#100
101
32 bytes
#101
110
48 bytes
#110
111
64 bytes
#111
CFM
Common FIFO Mode
8
9
read-write
00
RX FIFO mode
#00
01
TX FIFO mode
#01
10
CAN – CAN GW FIFO mode
#10
11
Reserved
#11
CFITSS
Common FIFO Interval Timer Source Select
10
10
read-write
0
Reference clock (× 1 / × 10 period)
#0
1
Bit time clock of related channel (FIFO is linked to fixed channel)
#1
CFITR
Common FIFO Interval Timer Resolution
11
11
read-write
0
Reference clock period × 1
#0
1
Reference clock period × 10
#1
CFIM
Common FIFO Interrupt Mode
12
12
read-write
0
RX FIFO mode: RX interrupt generated when Common FIFO counter reaches CFIGCV value from a lower value TX FIFO mode: TX interrupt generated when Common FIFO transmits the last message successfully GW FIFO mode: For RX interrupt flag: Interrupt generated when FIFO counter increments and reaches the value configured in CFIGCV For TX interrupt flag: Interrupt generated when FIFO transmits the last message successfully
#0
1
RX FIFO mode: RX interrupt generated at the end of every received message storage TX FIFO mode: interrupt generated for every successfully transmitted message GW FIFO mode: For RX interrupt flag: Interrupt generated when a message is stored in the FIFO For TX interrupt flag: Interrupt generated when a message is successfully transmitted from the FIFO
#1
CFIGCV
Common FIFO Interrupt Generation Counter Value
13
15
read-write
000
Interrupt generated when FIFO is 1/8th full
#000
001
Interrupt generated when FIFO is 1/4th full
#001
010
Interrupt generated when FIFO is 3/8th full
#010
011
Interrupt generated when FIFO is 1/2 full
#011
100
Interrupt generated when FIFO is 5/8th full
#100
101
Interrupt generated when FIFO is 3/4th full
#101
110
Interrupt generated when FIFO is 7/8th full
#110
111
Interrupt generated when FIFO is full
#111
CFTML
Common FIFO TX Message Buffer Link
16
20
read-write
CFDC
Common FIFO Depth Configuration
21
23
read-write
000
FIFO Depth = 0 messages
#000
001
FIFO Depth = 4 messages
#001
010
FIFO Depth = 8 messages
#010
011
FIFO Depth = 16 messages
#011
100
FIFO Depth = 32 messages
#100
101
FIFO Depth = 48 messages
#101
110
FIFO Depth = 64 messages
#110
111
FIFO Depth = 128 messages
#111
CFITT
Common FIFO Interval Transmission Time
24
31
read-write
6
0x04
0-5
CFDCFCCE%s
Common FIFO Configuration/Control Enhancement Registers %s
0x0180
32
read-write
0x00000000
0xffffffff
CFFIE
Common FIFO Full Interrupt Enable
0
0
read-write
0
FIFO Interrupt generation disabled
#0
1
FIFO Interrupt generation enabled
#1
CFOFRXIE
Common FIFO One Frame Reception Interrupt Enable
1
1
read-write
0
One Frame RX interrupt generation disabled
#0
1
One Frame RX interrupt generation enabled
#1
CFOFTXIE
Common FIFO One Frame Transmission Interrupt Enable
2
2
read-write
0
One Frame TX interrupt generation disabled
#0
1
One Frame TX interrupt generation enabled
#1
CFMOWM
Common FIFO Message Overwrite Mode
8
8
read-write
0
Message discarded mode
#0
1
Message overwrite mode
#1
CFBME
Common FIFO Buffering Mode Enable
16
16
read-write
0
Transmission from Common FIFO
#0
1
Transmission halt from Common FIFO
#1
6
0x04
0-5
CFDCFSTS%s
Common FIFO Status Registers %s
0x01E0
32
read-write
0x00000001
0xffffffff
CFEMP
Common FIFO Empty
0
0
read-only
0
FIFO not empty
#0
1
FIFO empty
#1
CFFLL
Common FIFO Full
1
1
read-only
0
FIFO not full
#0
1
FIFO full
#1
CFMLT
Common FIFO Message Lost
2
2
read-write
0
Number of message lost in FIFO
#0
1
FIFO message lost
#1
CFRXIF
Common RX FIFO Interrupt Flag
3
3
read-write
0
FIFO interrupt condition not satisfied after frame reception
#0
1
FIFO interrupt condition satisfied after frame reception
#1
CFTXIF
Common TX FIFO Interrupt Flag
4
4
read-write
0
FIFO interrupt condition not satisfied after frame transmission
#0
1
FIFO Interrupt condition satisfied after frame transmission
#1
CFMC
Common FIFO Message Count
8
15
read-only
CFFIF
Common FIFO Full Interrupt Flag
16
16
read-write
0
Interrupt condition not satisfied for FIFO full interrupt
#0
1
Interrupt condition satisfied for FIFO full interrupt
#1
CFOFRXIF
Common FIFO One Frame Reception Interrupt Flag
17
17
read-write
CFOFTXIF
Common FIFO One Frame Transmission Interrupt Flag
18
18
read-write
CFMOW
Common FIFO Message Overwrite
24
24
read-write
0
No message overwrite occurred in FIFO
#0
1
Message overwrite occurred in FIFO
#1
6
0x04
0-5
CFDCFPCTR%s
Common FIFO Pointer Control Registers %s
0x0240
32
read-write
0x00000000
0xffffffff
CFPC
Common FIFO Pointer Control
0
7
write-only
CFDFESTS
FIFO Empty Status Register
0x02A0
32
read-only
0x00003fff
0xffffffff
RFXEMP
RX FIFO Empty Status
0
7
read-only
0
Corresponding FIFO not empty
#0
1
Corresponding FIFO empty
#1
CFXEMP
Common FIFO Empty Status
8
13
read-only
0
Corresponding FIFO not empty
#0
1
Corresponding FIFO empty
#1
CFDFFSTS
FIFO Full Status Register
0x02A4
32
read-only
0x00000000
0xffffffff
RFXFLL
RX FIFO Full Status
0
7
read-only
0
Corresponding FIFO not full
#0
1
Corresponding FIFO full
#1
CFXFLL
Common FIFO Full Status
8
13
read-only
0
Corresponding FIFO not full
#0
1
Corresponding FIFO full
#1
CFDFMSTS
FIFO Message Lost Status Register
0x02A8
32
read-only
0x00000000
0xffffffff
RFXMLT
RX FIFO Message Lost Status
0
7
read-only
0
Corresponding FIFO Message Lost flag not set
#0
1
Corresponding FIFO Message Lost flag set
#1
CFXMLT
Common FIFO Message Lost Status
8
13
read-only
0
Corresponding FIFO Message Lost flag not set
#0
1
Corresponding FIFO Message Lost flag set
#1
CFDRFISTS
RX FIFO Interrupt Flag Status Register
0x02AC
32
read-write
0x00000000
0xffffffff
RFXIF
RX FIFO[x] Interrupt Flag Status
0
7
read-only
0
Corresponding RX FIFO Interrupt flag not set
#0
1
Corresponding RX FIFO Interrupt flag set
#1
RFXFFLL
RX FIFO[x] Interrupt Full Flag Status
16
23
read-only
0
Corresponding RX FIFO Interrupt Full flag not set
#0
1
Corresponding RX FIFO Interrupt Full flag set
#1
CFDCFRISTS
Common FIFO RX Interrupt Flag Status Register
0x02B0
32
read-write
0x00000000
0xffffffff
CFXRXIF
Common FIFO RX Interrupt Flag Status
0
5
read-only
0
Corresponding Common FIFO RX Interrupt flag is not set
#0
1
Corresponding Common FIFO RX Interrupt flag is set
#1
CFDCFTISTS
Common FIFO TX Interrupt Flag Status Register
0x02B4
32
read-write
0x00000000
0xffffffff
CFXTXIF
Common FIFO [x] TX Interrupt Flag Status
0
5
read-only
0
Corresponding Common FIFO TX Interrupt flag is not set
#0
1
Corresponding Common FIFO TX Interrupt flag is set
#1
CFDCFOFRISTS
Common FIFO One Frame RX Interrupt Flag Status Register
0x02B8
32
read-only
0x00000000
0xffffffff
CFXOFRXIF
Common FIFO One Frame RX Interrupt Flag Status
0
5
read-only
0
Corresponding Common FIFO One Frame RX Interrupt flag is not set
#0
1
Corresponding Common FIFO One Frame RX Interrupt flag is set
#1
CFDCFOFTISTS
Common FIFO One Frame TX Interrupt Flag Status Register
0x02BC
32
read-only
0x00000000
0xffffffff
CFXOFTXIF
Common FIFO One Frame TX Interrupt Flag Status
0
5
read-only
0
Corresponding Common FIFO One Frame TX Interrupt flag is not set
#0
1
Corresponding Common FIFO One Frame TX Interrupt flag is set
#1
CFDCFMOWSTS
Common FIFO Message Over Write Status Register
0x02C0
32
read-only
0x00000000
0xffffffff
CFXMOW
Common FIFO Massage Overwrite Status
0
5
read-only
0
Corresponding FIFO Overwrite flag is not set
#0
1
Corresponding FIFO Overwrite flag is set
#1
CFDFFFSTS
FIFO FDC Full Status Register
0x02C4
32
read-only
0x00000000
0xffffffff
RFXFFLL
RX FIFO FDC Level Full Status
0
7
read-only
0
Corresponding FIFO full interrupt not set
#0
1
Corresponding FIFO full interrupt is set
#1
CFXFFLL
COMMON FIFO FDC Level Full Status
8
13
read-only
0
Corresponding FIFO full interrupt not set
#0
1
Corresponding FIFO full interrupt is set
#1
8
0x01
0-7
CFDTMC%s
TX Message Buffer Control Registers %s
0x02D0
8
read-write
0x00
0xff
TMTR
TX Message Buffer Transmission Request
0
0
read-write
0
TX Message buffer transmission not requested
#0
1
TX message buffer transmission requested
#1
TMTAR
TX Message Buffer Transmission Abort Request
1
1
read-write
0
TX message buffer transmission request abort not requested
#0
1
TX message buffer transmission request abort requested
#1
TMOM
TX Message Buffer One-shot Mode
2
2
read-write
0
TX message buffer not configured in one-shot mode
#0
1
TX message buffer configured in one-shot mode
#1
8
0x01
32-39
CFDTMC%s
TX Message Buffer Control Registers %s
0x02F0
8
read-write
0x00
0xff
TMTR
TX Message Buffer Transmission Request
0
0
read-write
0
TX Message buffer transmission not requested
#0
1
TX message buffer transmission requested
#1
TMTAR
TX Message Buffer Transmission Abort Request
1
1
read-write
0
TX message buffer transmission request abort not requested
#0
1
TX message buffer transmission request abort requested
#1
TMOM
TX Message Buffer One-shot Mode
2
2
read-write
0
TX message buffer not configured in one-shot mode
#0
1
TX message buffer configured in one-shot mode
#1
8
0x01
64-71
CFDTMC%s
TX Message Buffer Control Registers %s
0x0310
8
read-write
0x00
0xff
TMTR
TX Message Buffer Transmission Request
0
0
read-write
0
TX Message buffer transmission not requested
#0
1
TX message buffer transmission requested
#1
TMTAR
TX Message Buffer Transmission Abort Request
1
1
read-write
0
TX message buffer transmission request abort not requested
#0
1
TX message buffer transmission request abort requested
#1
TMOM
TX Message Buffer One-shot Mode
2
2
read-write
0
TX message buffer not configured in one-shot mode
#0
1
TX message buffer configured in one-shot mode
#1
8
0x01
96-103
CFDTMC%s
TX Message Buffer Control Registers %s
0x0330
8
read-write
0x00
0xff
TMTR
TX Message Buffer Transmission Request
0
0
read-write
0
TX Message buffer transmission not requested
#0
1
TX message buffer transmission requested
#1
TMTAR
TX Message Buffer Transmission Abort Request
1
1
read-write
0
TX message buffer transmission request abort not requested
#0
1
TX message buffer transmission request abort requested
#1
TMOM
TX Message Buffer One-shot Mode
2
2
read-write
0
TX message buffer not configured in one-shot mode
#0
1
TX message buffer configured in one-shot mode
#1
8
0x01
0-7
CFDTMSTS%s
TX Message Buffer Status Registers %s
0x07D0
8
read-write
0x00
0xff
TMTSTS
TX Message Buffer Transmission Status
0
0
read-only
0
No on-going transmission
#0
1
On-going transmission
#1
TMTRF
TX Message Buffer Transmission Result Flag
1
2
read-write
00
No result
#00
01
Transmission aborted from the TX message buffer
#01
10
Transmission successful from the TX message buffer and transmission abort was not requested
#10
11
Transmission successful from the TX message buffer and transmission abort was requested
#11
TMTRM
TX Message Buffer Transmission Request Mirrored
3
3
read-only
0
TX message buffer transmission not requested
#0
1
TX message buffer transmission requested
#1
TMTARM
TX Message Buffer Transmission Abort Request Mirrored
4
4
read-only
0
TX message buffer transmission request abort not requested
#0
1
TX message buffer transmission request abort requested
#1
8
0x01
32-39
CFDTMSTS%s
TX Message Buffer Status Registers %s
0x07F0
8
read-write
0x00
0xff
TMTSTS
TX Message Buffer Transmission Status
0
0
read-only
0
No on-going transmission
#0
1
On-going transmission
#1
TMTRF
TX Message Buffer Transmission Result Flag
1
2
read-write
00
No result
#00
01
Transmission aborted from the TX message buffer
#01
10
Transmission successful from the TX message buffer and transmission abort was not requested
#10
11
Transmission successful from the TX message buffer and transmission abort was requested
#11
TMTRM
TX Message Buffer Transmission Request Mirrored
3
3
read-only
0
TX message buffer transmission not requested
#0
1
TX message buffer transmission requested
#1
TMTARM
TX Message Buffer Transmission Abort Request Mirrored
4
4
read-only
0
TX message buffer transmission request abort not requested
#0
1
TX message buffer transmission request abort requested
#1
8
0x01
64-71
CFDTMSTS%s
TX Message Buffer Status Registers %s
0x0810
8
read-write
0x00
0xff
TMTSTS
TX Message Buffer Transmission Status
0
0
read-only
0
No on-going transmission
#0
1
On-going transmission
#1
TMTRF
TX Message Buffer Transmission Result Flag
1
2
read-write
00
No result
#00
01
Transmission aborted from the TX message buffer
#01
10
Transmission successful from the TX message buffer and transmission abort was not requested
#10
11
Transmission successful from the TX message buffer and transmission abort was requested
#11
TMTRM
TX Message Buffer Transmission Request Mirrored
3
3
read-only
0
TX message buffer transmission not requested
#0
1
TX message buffer transmission requested
#1
TMTARM
TX Message Buffer Transmission Abort Request Mirrored
4
4
read-only
0
TX message buffer transmission request abort not requested
#0
1
TX message buffer transmission request abort requested
#1
8
0x01
96-103
CFDTMSTS%s
TX Message Buffer Status Registers %s
0x0830
8
read-write
0x00
0xff
TMTSTS
TX Message Buffer Transmission Status
0
0
read-only
0
No on-going transmission
#0
1
On-going transmission
#1
TMTRF
TX Message Buffer Transmission Result Flag
1
2
read-write
00
No result
#00
01
Transmission aborted from the TX message buffer
#01
10
Transmission successful from the TX message buffer and transmission abort was not requested
#10
11
Transmission successful from the TX message buffer and transmission abort was requested
#11
TMTRM
TX Message Buffer Transmission Request Mirrored
3
3
read-only
0
TX message buffer transmission not requested
#0
1
TX message buffer transmission requested
#1
TMTARM
TX Message Buffer Transmission Abort Request Mirrored
4
4
read-only
0
TX message buffer transmission request abort not requested
#0
1
TX message buffer transmission request abort requested
#1
4
0x04
0-3
CFDTMTRSTS%s
TX Message Buffer Transmission Request Status Register %s
0x0CD0
32
read-only
0x00000000
0xffffffff
CFDTMTRSTS
TX Message Buffer Transmission Request Status
0
7
read-only
0
Transmission not requested for corresponding TX message buffer
#0
1
Transmission requested for corresponding TX message buffer
#1
4
0x04
0-3
CFDTMTARSTS%s
TX Message Buffer Transmission Abort Request Status Register %s
0x0D70
32
read-only
0x00000000
0xffffffff
CFDTMTARSTS
TX Message Buffer Transmission Abort Request Status
0
7
read-only
0
Transmission abort not requested for corresponding TX message buffer
#0
1
Transmission abort requested for corresponding TX message buffer
#1
4
0x04
0-3
CFDTMTCSTS%s
TX Message Buffer Transmission Completion Status Register %s
0x0E10
32
read-only
0x00000000
0xffffffff
CFDTMTCSTS
TX Message Buffer Transmission Completion Status
0
7
read-only
0
Transmission not complete for corresponding TX message buffer
#0
1
Transmission completed for corresponding TX message buffer
#1
4
0x04
0-3
CFDTMTASTS%s
TX Message Buffer Transmission Abort Status Register %s
0x0EB0
32
read-only
0x00000000
0xffffffff
CFDTMTASTS
TX Message Buffer Transmission Abort Status
0
7
read-only
0
Transmission not aborted for corresponding TX message buffer
#0
1
Transmission aborted for corresponding TX message buffer
#1
4
0x04
0-3
CFDTMIEC%s
TX Message Buffer Interrupt Enable Configuration Register %s
0x0F50
32
read-write
0x00000000
0xffffffff
TMIE
TX Message Buffer Interrupt Enable
0
7
read-write
0
TX message buffer interrupt disabled for corresponding TX message buffer
#0
1
TX message buffer interrupt enabled for corresponding TX message buffer
#1
2
0x04
0-1
CFDTXQCC0%s
TX Queue Configuration/Control Registers 0%s
0x1000
32
read-write
0x00000000
0xffffffff
TXQE
TX Queue Enable
0
0
read-write
0
TX Queue disabled
#0
1
TX Queue enabled
#1
TXQGWE
TX Queue Gateway Mode Enable
1
1
read-write
0
TX Queue GW mode disabled
#0
1
TX Queue GW mode enabled
#1
TXQTXIE
TX Queue TX Interrupt Enable
5
5
read-write
0
TX Queue TX interrupt disabled
#0
1
TX Queue TX interrupt enabled
#1
TXQIM
TX Queue Interrupt Mode
7
7
read-write
0
When the last message is successfully transmitted
#0
1
At every successful transmission
#1
TXQDC
TX Queue Depth Configuration
8
12
read-write
TXQFIE
TXQ Full Interrupt Enable
16
16
read-write
0
TX Queue full interrupt generation disabled
#0
1
TX Queue full interrupt generation enabled
#1
TXQOFRXIE
TXQ One Frame Reception Interrupt Enable
17
17
read-write
0
One Frame RX interrupt generation disabled
#0
1
One Frame RX interrupt generation enabled
#1
TXQOFTXIE
TXQ One Frame Transmission Interrupt Enable
18
18
read-write
0
One Frame TX interrupt generation disabled
#0
1
One Frame TX interrupt generation enabled
#1
2
0x04
0-1
CFDTXQSTS0%s
TX Queue Status Registers 0%s
0x1020
32
read-write
0x00000001
0xffffffff
TXQEMP
TX Queue Empty
0
0
read-only
0
TX Queue not empty
#0
1
TX Queue empty
#1
TXQFLL
TX Queue Full
1
1
read-only
0
TX Queue not full
#0
1
TX Queue full
#1
TXQTXIF
TX Queue TX Interrupt Flag
2
2
read-write
0
TX Queue interrupt condition not satisfied after a frame TX
#0
1
TX Queue interrupt condition satisfied after a frame TX
#1
TXQMC
TX Queue Message Count
8
13
read-only
TXQFIF
TXQ Full Interrupt Flag
16
16
read-write
TXQOFRXIF
TXQ One Frame Reception Interrupt Flag
17
17
read-write
TXQOFTXIF
TXQ One Frame Transmission Interrupt Flag
18
18
read-write
TXQMLT
TXQ Message Lost
19
19
read-write
0
No message lost in TXQ
#0
1
TXQ message lost
#1
2
0x04
0-1
CFDTXQPCTR0%s
TX Queue Pointer Control Registers 0%s
0x1040
32
read-write
0x00000000
0xffffffff
TXQPC
TX Queue Pointer Control
0
7
write-only
2
0x04
0-1
CFDTXQCC1%s
TX Queue Configuration/Control Registers 1%s
0x1060
32
read-write
0x00000000
0xffffffff
TXQE
TX Queue Enable
0
0
read-write
0
TX Queue disabled
#0
1
TX Queue enabled
#1
TXQGWE
TX Queue Gateway Mode Enable
1
1
read-write
0
TX Queue GW mode disabled
#0
1
TX Queue GW mode enabled
#1
TXQTXIE
TX Queue TX Interrupt Enable
5
5
read-write
0
TX Queue TX interrupt disabled
#0
1
TX Queue TX interrupt enabled
#1
TXQIM
TX Queue Interrupt Mode
7
7
read-write
0
When the last message is successfully transmitted
#0
1
At every successful transmission
#1
TXQDC
TX Queue Depth Configuration
8
12
read-write
TXQFIE
TXQ Full Interrupt Enable
16
16
read-write
0
TX Queue full interrupt generation disabled
#0
1
TX Queue full interrupt generation enabled
#1
TXQOFRXIE
TXQ One Frame Reception Interrupt Enable
17
17
read-write
0
One Frame RX interrupt generation disabled
#0
1
One Frame RX interrupt generation enabled
#1
TXQOFTXIE
TXQ One Frame Transmission Interrupt Enable
18
18
read-write
0
One Frame TX interrupt generation disabled
#0
1
One Frame TX interrupt generation enabled
#1
2
0x04
0-1
CFDTXQSTS1%s
TX Queue Status Registers 1%s
0x1080
32
read-write
0x00000001
0xffffffff
TXQEMP
TX Queue Empty
0
0
read-only
0
TX Queue not empty
#0
1
TX Queue empty
#1
TXQFLL
TX Queue Full
1
1
read-only
0
TX Queue not full
#0
1
TX Queue full
#1
TXQTXIF
TX Queue TX Interrupt Flag
2
2
read-write
0
TX Queue interrupt condition not satisfied after a frame TX
#0
1
TX Queue interrupt condition satisfied after a frame TX
#1
TXQMC
TX Queue Message Count
8
13
read-only
TXQFIF
TXQ Full Interrupt Flag
16
16
read-write
TXQOFRXIF
TXQ One Frame Reception Interrupt Flag
17
17
read-write
TXQOFTXIF
TXQ One Frame Transmission Interrupt Flag
18
18
read-write
TXQMLT
TXQ Message Lost
19
19
read-write
0
No message lost in TXQ
#0
1
TXQ message lost
#1
2
0x04
0-1
CFDTXQPCTR1%s
TX Queue Pointer Control Registers 1%s
0x10A0
32
read-write
0x00000000
0xffffffff
TXQPC
TX Queue Pointer Control
0
7
write-only
2
0x04
0-1
CFDTXQCC2%s
TX Queue Configuration/Control Registers 2%s
0x10C0
32
read-write
0x00000000
0xffffffff
TXQE
TX Queue Enable
0
0
read-write
0
TX Queue disabled
#0
1
TX Queue enabled
#1
TXQGWE
TX Queue Gateway Mode Enable
1
1
read-write
0
TX Queue GW mode disabled
#0
1
TX Queue GW mode enabled
#1
TXQTXIE
TX Queue TX Interrupt Enable
5
5
read-write
0
TX Queue TX interrupt disabled
#0
1
TX Queue TX interrupt enabled
#1
TXQIM
TX Queue Interrupt Mode
7
7
read-write
0
When the last message is successfully transmitted
#0
1
At every successful transmission
#1
TXQDC
TX Queue Depth Configuration
8
12
read-write
TXQFIE
TXQ Full Interrupt Enable
16
16
read-write
0
TX Queue full interrupt generation disabled
#0
1
TX Queue full interrupt generation enabled
#1
TXQOFRXIE
TXQ One Frame Reception Interrupt Enable
17
17
read-write
0
One Frame RX interrupt generation disabled
#0
1
One Frame RX interrupt generation enabled
#1
TXQOFTXIE
TXQ One Frame Transmission Interrupt Enable
18
18
read-write
0
One Frame TX interrupt generation disabled
#0
1
One Frame TX interrupt generation enabled
#1
2
0x04
0-1
CFDTXQSTS2%s
TX Queue Status Registers 2%s
0x10E0
32
read-write
0x00000001
0xffffffff
TXQEMP
TX Queue Empty
0
0
read-only
0
TX Queue not empty
#0
1
TX Queue empty
#1
TXQFLL
TX Queue Full
1
1
read-only
0
TX Queue not full
#0
1
TX Queue full
#1
TXQTXIF
TX Queue TX Interrupt Flag
2
2
read-write
0
TX Queue interrupt condition not satisfied after a frame TX
#0
1
TX Queue interrupt condition satisfied after a frame TX
#1
TXQMC
TX Queue Message Count
8
13
read-only
TXQFIF
TXQ Full Interrupt Flag
16
16
read-write
TXQOFRXIF
TXQ One Frame Reception Interrupt Flag
17
17
read-write
TXQOFTXIF
TXQ One Frame Transmission Interrupt Flag
18
18
read-write
TXQMLT
TXQ Message Lost
19
19
read-write
0
No message lost in TXQ
#0
1
TXQ message lost
#1
2
0x04
0-1
CFDTXQPCTR2%s
TX Queue Pointer Control Registers 2%s
0x1100
32
read-write
0x00000000
0xffffffff
TXQPC
TX Queue Pointer Control
0
7
write-only
2
0x04
0-1
CFDTXQCC3%s
TX Queue Configuration/Control Registers 3%s
0x1120
32
read-write
0x00000000
0xffffffff
TXQE
TX Queue Enable
0
0
read-write
0
TX Queue disabled
#0
1
TX Queue enabled
#1
TXQTXIE
TX Queue TX Interrupt Enable
5
5
read-write
0
TX Queue TX interrupt disabled
#0
1
TX Queue TX interrupt enabled
#1
TXQIM
TX Queue Interrupt Mode
7
7
read-write
0
When the last message is successfully transmitted
#0
1
At every successful transmission
#1
TXQDC
TX Queue Depth Configuration
8
12
read-write
TXQOFTXIE
TXQ One Frame Transmission Interrupt Enable
18
18
read-write
0
One Frame TX interrupt generation disabled
#0
1
One Frame TX interrupt generation enabled
#1
2
0x04
0-1
CFDTXQSTS3%s
TX Queue Status Registers 3%s
0x1140
32
read-write
0x00000001
0xffffffff
TXQEMP
TX Queue Empty
0
0
read-only
0
TX Queue not empty
#0
1
TX Queue empty
#1
TXQFLL
TX Queue Full
1
1
read-only
0
TX Queue not full
#0
1
TX Queue full
#1
TXQTXIF
TX Queue TX Interrupt Flag
2
2
read-write
0
TX Queue interrupt condition not satisfied after a frame TX
#0
1
TX Queue interrupt condition satisfied after a frame TX
#1
TXQMC
TX Queue Message Count
8
13
read-only
TXQOFTXIF
TXQ One Frame Transmission Interrupt Flag
18
18
read-write
2
0x04
0-1
CFDTXQPCTR3%s
TX Queue Pointer Control Registers 3%s
0x1160
32
read-write
0x00000000
0xffffffff
TXQPC
TX Queue Pointer Control
0
7
write-only
CFDTXQESTS
TX Queue Empty Status Register
0x1180
32
read-only
0x000000ff
0xffffffff
TXQxEMP
TXQ Empty Status
0
7
read-only
0
TXQ not empty
#0
1
TXQ empty
#1
CFDTXQFISTS
TX Queue Full Interrupt Status Register
0x1184
32
read-write
0x00000000
0xffffffff
TXQ0FULL
TXQ Full Interrupt Status for Channel 0
0
2
read-only
0
TXQ full interrupt is not set
#0
1
TXQ full interrupt is set
#1
TXQ1FULL
TXQ Full Interrupt Status for Channel 1
4
6
read-only
0
TXQ full interrupt is not set
#0
1
TXQ full interrupt is set
#1
CFDTXQMSTS
TX Queue Message Lost Status Register
0x1188
32
read-write
0x00000000
0xffffffff
TXQ0ML
TXQ Message Lost Status for Channel 0
0
2
read-only
0
TXQ message lost flag is not set
#0
1
TXQ message lost flag is set
#1
TXQ1ML
TXQ Message Lost Status for Channel 1
4
6
read-only
0
TXQ message lost flag is not set
#0
1
TXQ message lost flag is set
#1
CFDTXQISTS
TX Queue Interrupt Status Register
0x1190
32
read-write
0x00000000
0xffffffff
TXQ0ISF
TXQ Interrupt Status Flag for Channel 0
0
3
read-only
0
TXQ Interrupt flag is not set
#0
1
TXQ Interrupt flag is set
#1
TXQ1ISF
TXQ Interrupt Status Flag for Channel 1
4
7
read-only
0
TXQ Interrupt flag is not set
#0
1
TXQ Interrupt flag is set
#1
CFDTXQOFTISTS
TX Queue One Frame TX Interrupt Status Register
0x1194
32
read-write
0x00000000
0xffffffff
TXQ0OFTISF
TXQ One Frame TX Interrupt Status Flag for Channel 0
0
3
read-only
0
TXQ One Frame TX Interrupt flag is not set
#0
1
TXQ One Frame TX Interrupt flag is set
#1
TXQ1OFTISF
TXQ One Frame TX Interrupt Status Flag for Channel 1
4
7
read-only
0
TXQ One Frame TX Interrupt flag is not set
#0
1
TXQ One Frame TX Interrupt flag is set
#1
CFDTXQOFRISTS
TX Queue One Frame RX Interrupt Status Register
0x1198
32
read-write
0x00000000
0xffffffff
TXQ0OFRISF
TXQ One Frame RX Interrupt Status Flag
0
2
read-only
0
TXQ One Frame RX Interrupt flag is not set
#0
1
TXQ One Frame RX Interrupt flag is set
#1
TXQ1OFRISF
TXQ One Frame RX Interrupt Status Flag
4
6
read-only
0
TXQ One Frame RX Interrupt flag is not set
#0
1
TXQ One Frame RX Interrupt flag is set
#1
CFDTXQFSTS
TX Queue Full Status Register
0x119C
32
read-only
0x00000000
0xffffffff
TXQ0FSF
TXQ Full Status Flag for Channel 0
0
3
read-only
0
TXQ Full flag is not set
#0
1
TXQ Full flag is set
#1
TXQ1FSF
TXQ Full Status Flag for Channel 1
4
7
read-only
0
TXQ Full flag is not set
#0
1
TXQ Full flag is set
#1
2
0x04
0-1
CFDTHLCC%s
TX History List Configuration/Control Register %s
0x1200
32
read-write
0x00000000
0xffffffff
THLE
TX History List Enable
0
0
read-write
0
TX History List disabled
#0
1
TX History List enabled
#1
THLIE
TX History List Interrupt Enable
8
8
read-write
0
TX History List Interrupt disabled
#0
1
TX History List Interrupt enabled
#1
THLIM
TX History List Interrupt Mode
9
9
read-write
0
Interrupt generated if TX History List level reaches ¾ of the TX History List depth
#0
1
Interrupt generated for every successfully stored entry
#1
THLDTE
TX History List Dedicated TX Enable
10
10
read-write
0
TX FIFO + TX Queue
#0
1
Flat TX MB + TX FIFO + TX Queue
#1
THLDGE
TX History List Dedicated Gateway Enable
11
11
read-write
0
Not dedicated Gateway FIFO + Gateway TX Queue
#0
1
Dedicated Gateway FIFO + Gateway TX Queue
#1
2
0x04
0-1
CFDTHLSTS%s
TX History List Status Register %s
0x1220
32
read-write
0x00000001
0xffffffff
THLEMP
TX History List Empty
0
0
read-only
0
TX History List not empty
#0
1
TX History List empty
#1
THLFLL
TX History List Full
1
1
read-only
0
TX History List not full
#0
1
TX History List full
#1
THLELT
TX History List Entry Lost
2
2
read-write
0
No entry lost in TX History List
#0
1
TX History List entry Lost
#1
THLIF
TX History List Interrupt Flag
3
3
read-write
0
TX History List interrupt condition not satisfied
#0
1
TX History List interrupt condition satisfied
#1
THLMC
TX History List Message Count
8
13
read-only
2
0x04
0-1
CFDTHLPCTR%s
TX History List Pointer Control Registers %s
0x1240
32
read-write
0x00000000
0xffffffff
THLPC
TX History List Pointer Control
0
7
write-only
CFDGTINTSTS0
Global TX Interrupt Status Register 0
0x1300
32
read-write
0x00000000
0xffffffff
TSIF0
TX Successful Interrupt Flag Channel 0
0
0
read-only
0
Channel n TX Successful Interrupt flag not set
#0
1
Channel n TX Successful Interrupt flag set
#1
TAI0
TX Abort Interrupt Flag Channel 0
1
1
read-only
0
Channel n TX Abort Interrupt flag not set
#0
1
Channel n TX Abort Interrupt flag set
#1
TQIF0
TX Queue Interrupt Flag Channel 0
2
2
read-only
0
Channel n TX Queue Interrupt flag not set
#0
1
Channel n TX Queue Interrupt flag set
#1
CFTIF0
COM FIFO TX/GW Mode Interrupt Flag Channel 0
3
3
read-only
0
Channel n COM FIFO TX/GW Mode Interrupt flag not set
#0
1
Channel n COM FIFO TX/GW Mode Interrupt flag set
#1
THIF0
TX History List Interrupt Channel 0
4
4
read-only
0
Channel n TX History List Interrupt flag not set
#0
1
Channel n TX History List Interrupt flag set
#1
TQOFIFO
TX Queue One Frame Transmission Interrupt Flag Channel 0
5
5
read-only
0
Channel n TX Queue One Frame Transmission Interrupt flag not set
#0
1
Channel n TX Queue One Frame Transmission Interrupt flag set
#1
CFOTIFO
COM FIFO One Frame Transmission Interrupt Flag Channel 0
6
6
read-only
0
Channel n COM FIFO One Frame Transmission Interrupt flag not set
#0
1
Channel n COM FIFO One Frame Transmission Interrupt flag set
#1
TSIF1
TX Successful Interrupt Flag Channel 1
8
8
read-only
0
Channel n TX Successful Interrupt flag not set
#0
1
Channel n TX Successful Interrupt flag set
#1
TAIF1
TX Abort Interrupt Flag Channel 1
9
9
read-only
0
Channel n TX Abort Interrupt flag not set
#0
1
Channel n TX Abort Interrupt flag set
#1
TQIF1
TX Queue Interrupt Flag Channel 1
10
10
read-only
0
Channel n TX Queue Interrupt flag not set
#0
1
Channel n TX Queue Interrupt flag set
#1
CFTIF1
COM FIFO TX/GW Mode Interrupt Flag Channel 1
11
11
read-only
0
Channel n COM FIFO TX/GW Mode Interrupt flag not set
#0
1
Channel n COM FIFO TX/GW Mode Interrupt flag set
#1
THIF1
TX History List Interrupt Channel 1
12
12
read-only
0
Channel n TX History List Interrupt flag not set
#0
1
Channel n TX History List Interrupt flag set
#1
TQOFIF1
TX Queue One Frame Transmission Interrupt Flag Channel 1
13
13
read-only
0
Channel n TX Queue One Frame Transmission Interrupt flag not set
#0
1
Channel n TX Queue One Frame Transmission Interrupt flag set
#1
CFOTIF1
COM FIFO One Frame Transmission Interrupt Flag Channel 1
14
14
read-only
0
Channel n COM FIFO One Frame Transmission Interrupt flag not set
#0
1
Channel n COM FIFO One Frame Transmission Interrupt flag set
#1
CFDGTSTCFG
Global Test Configuration Register
0x1308
32
read-write
0x00000000
0xffffffff
ICBCE
Channel n Internal CAN Bus Communication Test Mode Enable
0
1
read-write
0
Channel n internal CAN bus communication disabled
#0
1
Channel n internal CAN bus communication enabled
#1
RTMPS
RAM Test Mode Page Select
16
25
read-write
CFDGTSTCTR
Global Test Control Register
0x130C
32
read-write
0x00000000
0xffffffff
ICBCTME
Internal CAN Bus Communication Test Mode Enable
0
0
read-write
0
Internal CAN Bus Communication test mode disabled
#0
1
Internal CAN Bus Communication test mode enabled
#1
RTME
RAM Test Mode Enable
2
2
read-write
0
RAM test mode disabled
#0
1
RAM test mode enabled
#1
CFDGFDCFG
Global FD Configuration Register
0x1314
32
read-write
0x00000000
0xffffffff
RPED
RES Bit Protocol Exception Disable
0
0
read-write
0
Protocol exception event detection enabled
#0
1
Protocol exception event detection disabled
#1
TSCCFG
Timestamp Capture Configuration
8
9
read-write
00
Timestamp capture at the sample point of SOF (start of frame)
#00
01
Timestamp capture at frame valid indication
#01
10
Timestamp capture at the sample point of RES bit
#10
11
Reserved
#11
CFDGLOCKK
Global Lock Key Register
0x131C
32
write-only
0x00000000
0xffffffff
LOCK
Lock Key
0
15
write-only
CFDCDTCT
DMA Transfer Control Register
0x1330
32
read-write
0x00000000
0xffffffff
RFDMAE0
DMA Transfer Enable for RXFIFO 0
0
0
read-write
0
DMA transfer request disabled
#0
1
DMA transfer request enabled
#1
RFDMAE1
DMA Transfer Enable for RXFIFO 1
1
1
read-write
0
DMA transfer request disabled
#0
1
DMA transfer request enabled
#1
RFDMAE2
DMA Transfer Enable for RXFIFO 2
2
2
read-write
0
DMA transfer request disabled
#0
1
DMA transfer request enabled
#1
RFDMAE3
DMA Transfer Enable for RXFIFO 3
3
3
read-write
0
DMA transfer request disabled
#0
1
DMA transfer request enabled
#1
RFDMAE4
DMA Transfer Enable for RXFIFO 4
4
4
read-write
0
DMA transfer request disabled
#0
1
DMA transfer request enabled
#1
RFDMAE5
DMA Transfer Enable for RXFIFO 5
5
5
read-write
0
DMA transfer request disabled
#0
1
DMA transfer request enabled
#1
RFDMAE6
DMA Transfer Enable for RXFIFO 6
6
6
read-write
0
DMA transfer request disabled
#0
1
DMA transfer request enabled
#1
RFDMAE7
DMA Transfer Enable for RXFIFO 7
7
7
read-write
0
DMA transfer request disabled
#0
1
DMA transfer request enabled
#1
CFDMAE0
DMA Transfer Enable for Common FIFO 0 of Channel 0
8
8
read-write
0
DMA transfer request disabled
#0
1
DMA transfer request enabled
#1
CFDMAE1
DMA Transfer Enable for Common FIFO 0 of Channel 1
9
9
read-write
0
DMA transfer request disabled
#0
1
DMA transfer request enabled
#1
CFDCDTSTS
DMA Transfer Status Register
0x1334
32
read-only
0x00000000
0xffffffff
RFDMASTS0
DMA Transfer Status for RX FIFO 0
0
0
read-only
0
DMA transfer stopped
#0
1
DMA transfer on going
#1
RFDMASTS1
DMA Transfer Status for RX FIFO 1
1
1
read-only
0
DMA transfer stopped
#0
1
DMA transfer on going
#1
RFDMASTS2
DMA Transfer Status for RX FIFO 2
2
2
read-only
0
DMA transfer stopped
#0
1
DMA transfer on going
#1
RFDMASTS3
DMA Transfer Status for RX FIFO 3
3
3
read-only
0
DMA transfer stopped
#0
1
DMA transfer on going
#1
RFDMASTS4
DMA Transfer Status for RX FIFO 4
4
4
read-only
0
DMA transfer stopped
#0
1
DMA transfer on going
#1
RFDMASTS5
DMA Transfer Status for RX FIFO 5
5
5
read-only
0
DMA transfer stopped
#0
1
DMA transfer on going
#1
RFDMASTS6
DMA Transfer Status for RX FIFO 6
6
6
read-only
0
DMA transfer stopped
#0
1
DMA transfer on going
#1
RFDMASTS7
DMA Transfer Status for RX FIFO 7
7
7
read-only
0
DMA transfer stopped
#0
1
DMA transfer on going
#1
CFDMASTS0
DMA Transfer Status only for Common FIFO 0 of Channel 0
8
8
read-only
0
DMA transfer stopped
#0
1
DMA transfer on going
#1
CFDMASTS1
DMA Transfer Status only for Common FIFO 0 of Channel 1
9
9
read-only
0
DMA transfer stopped
#0
1
DMA transfer on going
#1
CFDCDTTCT
DMA TX Transfer Control Register
0x1340
32
read-write
0x00000000
0xffffffff
TQ0DMAE0
DMA TX Transfer Enable for TXQ 0 of Channel 0
0
0
read-write
0
DMA TX transfer request disabled
#0
1
DMA TX transfer request enabled
#1
TQ0DMAE1
DMA TX Transfer Enable for TXQ 0 of Channel 1
1
1
read-write
0
DMA TX transfer request disabled
#0
1
DMA TX transfer request enabled
#1
TQ3DMAE0
DMA TX Transfer Enable for TXQ 3 of Channel 0
8
8
read-write
0
DMA TX transfer request disabled
#0
1
DMA TX transfer request enabled
#1
TQ3DMAE1
DMA TX Transfer Enable for TXQ 3 of Channel 1
9
9
read-write
0
DMA TX transfer request disabled
#0
1
DMA TX transfer request enabled
#1
CFDMAE0
DMA TX Transfer Enable for Common FIFO 2 of Channel 0
16
16
read-write
0
DMA TX transfer request disabled
#0
1
DMA TX transfer request enabled
#1
CFDMAE1
DMA TX Transfer Enable for Common FIFO 2 of Channel 1
17
17
read-write
0
DMA TX transfer request disabled
#0
1
DMA TX transfer request enabled
#1
CFDCDTTSTS
DMA TX Transfer Status Register
0x1344
32
read-write
0x00000000
0xffffffff
TQ0DMASTS0
DMA TX Transfer Status for TXQ0 of Channel 0
0
0
read-only
0
DMA transfer stopped
#0
1
DMA transfer enabled
#1
TQ0DMASTS1
DMA TX Transfer Status for TXQ0 of Channel 1
1
1
read-only
0
DMA transfer stopped
#0
1
DMA transfer enabled
#1
TQ3DMASTS0
DMA TX Transfer Status for TXQ3 of Channel 0
8
8
read-only
0
DMA transfer stopped
#0
1
DMA transfer enabled
#1
TQ3DMASTS1
DMA TX Transfer Status for TXQ3 of Channel 1
9
9
read-only
0
DMA transfer stopped
#0
1
DMA transfer enabled
#1
CFDMASTS0
DMA TX Transfer Status only for Common FIFO 2 of Channel 0
16
16
read-only
0
DMA transfer stopped
#0
1
DMA transfer enabled
#1
CFDMASTS1
DMA TX Transfer Status only for Common FIFO 2 of Channel 1
17
17
read-only
0
DMA transfer stopped
#0
1
DMA transfer enabled
#1
2
0x04
0-1
CFDGRINTSTS%s
Global RX Interrupt Status Register %s
0x1350
32
read-write
0x00000000
0xffffffff
QFIF
TXQ Full Interrupt Flag Channel n (n = 0, 1)
0
2
read-only
0
Corresponding TXQ Full Interrupt flag is not set
#0
1
Corresponding TXQ Full Interrupt flag is set
#1
QOFRIF
TXQ One Frame RX Interrupt Flag Channel n (n = 0, 1)
8
10
read-only
0
Corresponding TXQ One Frame RX Interrupt flag is not set
#0
1
Corresponding TXQ One Frame RX Interrupt flag is set
#1
CFRIF
Common FIFO RX Interrupt Flag Channel n (n = 0, 1)
16
18
read-only
0
Corresponding Common FIFO RX Interrupt flag is not set
#0
1
Corresponding Common FIFO RX Interrupt flag is set
#1
CFRFIF
Common FIFO FDC Level Full Interrupt Flag Channel n (n = 0, 1)
24
26
read-only
0
Corresponding Common FIFO Full Interrupt flag is not set
#0
1
Corresponding Common FIFO Full Interrupt flag is set
#1
CFOFRIF
Common FIFO One Frame RX Interrupt Flag Channel n (n = 0, 1)
28
30
read-only
0
Corresponding Common FIFO One Frame RX Interrupt flag is not set
#0
1
Corresponding Common FIFO One Frame RX Interrupt flag is set
#1
CFDGRSTC
Global SW reset Register
0x1380
32
read-write
0x00000000
0xffffffff
SRST
SW Reset
0
0
read-write
0
Normal state
#0
1
SW reset state
#1
KEY
Key Code
8
15
write-only
2
0x20
0-1
CFDC%sDCFG
Channel %s Data Bitrate Configuration Register
0x1400
32
read-write
0x00000000
0xffffffff
DBRP
Channel Data Baud Rate Prescaler
0
7
read-write
DTSEG1
Timing Segment 1
8
12
read-write
DTSEG2
Timing Segment 2
16
19
read-write
DSJW
Resynchronization Jump Width
24
27
read-write
2
0x20
0-1
CFDC%sFDCFG
Channel %s CAN-FD Configuration Register
0x1404
32
read-write
0x00000000
0xffffffff
EOCCFG
Error Occurrence Counter Configuration
0
2
read-write
000
All transmitter or receiver CAN frames
#000
001
All transmitter CAN frames
#001
010
All receiver CAN frames
#010
011
Reserved
#011
100
Only transmitter or receiver CAN-FD data-phase (fast bits)
#100
101
Only transmitter CAN-FD data-phase (fast bits)
#101
110
Only receiver CAN-FD data-phase (fast bits)
#110
111
Reserved
#111
TDCOC
Transceiver Delay Compensation Offset Configuration
8
8
read-write
0
Measured + offset
#0
1
Offset-only
#1
TDCE
Transceiver Delay Compensation Enable
9
9
read-write
0
Transceiver delay compensation disabled
#0
1
Transceiver delay compensation enabled
#1
ESIC
Error State Indication Configuration
10
10
read-write
0
The ESI bit in the frame represents the error state of the node itself
#0
1
The ESI bit in the frame represents the error state of the message buffer if the node itself is not in error passive. If the node is in error passive, then the ESI bit is driven by the node itself.
#1
TDCO
Transceiver Delay Compensation Offset
16
23
read-write
GWEN
CAN2.0, CAN-FD Multi-Gateway Enable
24
24
read-write
0
Multi-gateway disabled
#0
1
Multi-gateway enable
#1
GWFDF
Gateway FDF Configuration Bit
25
25
read-write
0
Gateway frame is transmitted as Classical CAN frame
#0
1
Gateway frame is transmitted as CAN-FD frame
#1
GWBRS
Gateway BRS Configuration Bit
26
26
read-write
0
Gateway frame is transmitted with BRS = 0
#0
1
Gateway frame is transmitted with BRS = 1
#1
FDOE
FD-Only Enable
28
28
read-write
0
FD-only mode disabled
#0
1
FD-only mode enabled
#1
REFE
RX Edge Filter Enable
29
29
read-write
0
RX edge filter disabled
#0
1
RX edge filter enabled
#1
CLOE
Classical CAN Enable
30
30
read-write
0
Classical CAN mode disabled
#0
1
Classical CAN mode enabled
#1
CFDTE
CAN-FD Frame Distinction Enable
31
31
read-write
0
CAN-FD frame distinction disabled
#0
1
CAN-FD frame distinction enabled
#1
2
0x20
0-1
CFDC%sFDCTR
Channel %s CANFD Control Register
0x1408
32
read-write
0x00000000
0xffffffff
EOCCLR
Error Occurrence Counter Clear
0
0
read-write
0
No error occurrence counter clear
#0
1
Clear error occurrence counter
#1
SOCCLR
Successful Occurrence Counter Clear
1
1
read-write
0
No successful occurrence counter clear
#0
1
Clear successful occurrence counter
#1
2
0x20
0-1
CFDC%sFDSTS
Channel %s CANFD Status Register
0x140C
32
read-write
0x00000000
0xffffffff
TDCR
Transceiver Delay Compensation Result
0
7
read-only
EOCO
Error Occurrence Counter Overflow
8
8
read-write
0
Error occurrence counter has not overflowed
#0
1
Error occurrence counter has overflowed
#1
SOCO
Successful Occurrence Counter Overflow
9
9
read-write
0
Successful occurrence counter has not overflowed
#0
1
Successful occurrence counter has overflowed
#1
TDCVF
Transceiver Delay Compensation Violation Flag
15
15
read-write
0
Transceiver delay compensation violation has not occurred
#0
1
Transceiver delay compensation violation has occurred
#1
EOC
Error Occurrence Counter
16
23
read-only
SOC
Successful occurrence counter
24
31
read-only
2
0x20
0-1
CFDC%sFDCRC
Channel %s CANFD CRC Register
0x1410
32
read-write
0x00000000
0xffffffff
CRCREG
CRC Register value
0
20
read-only
SCNT
Stuff bit count
24
27
read-only
2
0x20
0-1
CFDC%sBLCT
Channel %s Bus Load Control Register
0x1418
32
read-write
0x00000000
0xffffffff
BLCE
Bus Load Counter Enable
0
0
read-write
0
Bus load counter disable
#0
1
Bus load counter enable
#1
BLCLD
BUS Load Counter Load
8
8
write-only
2
0x20
0-1
CFDC%sBLSTS
Channel %s Bus Load Status Register
0x141C
32
read-write
0x00000000
0xffffffff
BLC
Bus Load Counter
3
31
read-only
16
0x10
1-16
CFDGAFLID%s
Global Acceptance Filter List ID Registers
0x1800
32
read-write
0x00000000
0xffffffff
GAFLID
Global Acceptance Filter List Entry ID Field
0
28
read-write
GAFLLB
Global Acceptance Filter List Entry Loopback Configuration
29
29
read-write
0
Global Acceptance Filter List entry ID for acceptance filtering with attribute RX
#0
1
Global Acceptance Filter List entry ID for acceptance filtering with attribute TX
#1
GAFLRTR
Global Acceptance Filter List Entry RTR Field
30
30
read-write
0
Data frame
#0
1
Remote frame
#1
GAFLIDE
Global Acceptance Filter List Entry IDE Field
31
31
read-write
0
Standard identifier of rule entry ID is valid for acceptance filtering
#0
1
Extended identifier of rule entry ID is valid for acceptance filtering
#1
16
0x10
1-16
CFDGAFLM%s
Global Acceptance Filter List Mask Registers
0x1804
32
read-write
0x00000000
0xffffffff
GAFLIDM
Global Acceptance Filter List ID Mask Field
0
28
read-write
GAFLIFL1
Global Acceptance Filter List Information Label 1
29
29
read-write
GAFLRTRM
Global Acceptance Filter List Entry RTR Mask
30
30
read-write
0
RTR bit is not used for ID matching
#0
1
RTR bit is used for ID matching
#1
GAFLIDEM
Global Acceptance Filter List IDE Mask
31
31
read-write
0
IDE bit is not used for ID matching
#0
1
IDE bit is used for ID matching
#1
16
0x10
1-16
CFDGAFLP0%s
Global Acceptance Filter List Pointer 0 Registers
0x1808
32
read-write
0x00000000
0xffffffff
GAFLDLC
Global Acceptance Filter List DLC Field
0
3
read-write
GAFLSRD0
Global Acceptance Filter List Select Routing Destination 0
4
4
read-write
0
Routing target is CFIFO0
#0
1
Routing target is TX Queue 0 instead of CFIFO0
#1
GAFLSRD1
Global Acceptance Filter List Select Routing Destination 1
5
5
read-write
0
Routing target is CFIFO1
#0
1
Routing target is TX Queue 1 instead of CFIFO1
#1
GAFLSRD2
Global Acceptance Filter List Select Routing Destination 2
6
6
read-write
0
Routing target is CFIFO2
#0
1
Routing target is TX Queue 2 instead of CFIFO2
#1
GAFLIFL0
Global Acceptance Filter List Information Label 0
7
7
read-write
GAFLRMDP
Global Acceptance Filter List RX Message Buffer Direction Pointer
8
12
read-write
GAFLRMV
Global Acceptance Filter List RX Message Buffer Valid
15
15
read-write
0
Single message buffer direction pointer is invalid
#0
1
Single message buffer direction pointer is valid
#1
GAFLPTR
Global Acceptance Filter List Pointer
16
31
read-write
16
0x10
1-16
CFDGAFLP1%s
Global Acceptance Filter List Pointer 1 Registers
0x180C
32
read-write
0x00000000
0xffffffff
GAFLFDP
Global Acceptance Filter List FIFO Direction Pointer
0
13
read-write
16
0x080
0-15
CFDRMID%s_0
RX Message Buffer ID Register %s Channel 0
0x2000
32
read-only
0x00000000
0xffffffff
RMID
RX Message Buffer ID Field
0
28
read-only
RMRTR
RX Message Buffer RTR Bit
30
30
read-only
0
Data frame
#0
1
Remote frame
#1
RMIDE
RX Message Buffer IDE Bit
31
31
read-only
0
STD-ID is stored
#0
1
EXT-ID is stored
#1
16
0x080
0-15
CFDRMPTR%s_0
RX Message Buffer Pointer Register %s Channel 0
0x2004
32
read-only
0x00000000
0xffffffff
RMTS
RX Message Buffer Timestamp Field
0
15
read-only
RMDLC
RX Message Buffer DLC Field
28
31
read-only
16
0x080
0-15
CFDRMFDSTS%s_0
RX Message Buffer CAN-FD Status Register %s Channel 0
0x2008
32
read-only
0x00000000
0xffffffff
RMESI
Error State Indicator bit
0
0
read-only
0
CAN-FD frame received from error active node
#0
1
CAN-FD frame received from error passive node
#1
RMBRS
Bit Rate Switch bit
1
1
read-only
0
CAN-FD frame received with no bit rate switch
#0
1
CAN-FD frame received with bit rate switch
#1
RMFDF
CAN FD Format bit
2
2
read-only
0
Non CAN-FD frame received
#0
1
CAN-FD frame received
#1
RMIFL
RX Message Buffer Information Label Field
8
9
read-only
RMPTR
RX Message Buffer Pointer Field
16
31
read-only
16
0x080
0-15
CFDRMDF0_%s_0
RX Message Buffer Data Field 0 Register %s Channel 0
0x200C
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 0
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 1
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 2
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 3
24
31
read-only
16
0x080
0-15
CFDRMDF1_%s_0
RX Message Buffer Data Field 1 Register %s Channel 0
0x2010
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 4
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 5
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 6
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 7
24
31
read-only
16
0x080
0-15
CFDRMDF2_%s_0
RX Message Buffer Data Field 2 Register %s Channel 0
0x2014
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 8
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 9
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 10
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 11
24
31
read-only
16
0x080
0-15
CFDRMDF3_%s_0
RX Message Buffer Data Field 3 Register %s Channel 0
0x2018
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 12
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 13
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 14
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 15
24
31
read-only
16
0x080
0-15
CFDRMDF4_%s_0
RX Message Buffer Data Field 4 Register %s Channel 0
0x201C
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 16
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 17
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 18
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 19
24
31
read-only
16
0x080
0-15
CFDRMDF5_%s_0
RX Message Buffer Data Field 5 Register %s Channel 0
0x2020
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 20
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 21
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 22
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 23
24
31
read-only
16
0x080
0-15
CFDRMDF6_%s_0
RX Message Buffer Data Field 6 Register %s Channel 0
0x2024
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 24
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 25
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 26
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 27
24
31
read-only
16
0x080
0-15
CFDRMDF7_%s_0
RX Message Buffer Data Field 7 Register %s Channel 0
0x2028
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 27
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 28
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 29
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 30
24
31
read-only
16
0x080
0-15
CFDRMDF8_%s_0
RX Message Buffer Data Field 8 Register %s Channel 0
0x202C
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte (p * 4)
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte ((p * 4) + 1)
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte ((p * 4) + 2)
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte ((p * 4) + 3)
24
31
read-only
16
0x080
0-15
CFDRMDF9_%s_0
RX Message Buffer Data Field 9 Register %s Channel 0
0x2030
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 36
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 37
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 38
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 39
24
31
read-only
16
0x080
0-15
CFDRMDF10_%s_0
RX Message Buffer Data Field 10 Register %s Channel 0
0x2034
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 40
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 41
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 42
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 43
24
31
read-only
16
0x080
0-15
CFDRMDF11_%s_0
RX Message Buffer Data Field 11 Register %s Channel 0
0x2038
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 44
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 45
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 46
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 47
24
31
read-only
16
0x080
0-15
CFDRMDF12_%s_0
RX Message Buffer Data Field 12 Register %s Channel 0
0x203C
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 48
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 49
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 50
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 51
24
31
read-only
16
0x080
0-15
CFDRMDF13_%s_0
RX Message Buffer Data Field 13 Register %s Channel 0
0x2040
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 52
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 53
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 54
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 55
24
31
read-only
16
0x080
0-15
CFDRMDF14_%s_0
RX Message Buffer Data Field 14 Register %s Channel 0
0x2044
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 56
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 57
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 58
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 59
24
31
read-only
16
0x080
0-15
CFDRMDF15_%s_0
RX Message Buffer Data Field 15 Register %s Channel 0
0x2048
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 60
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 61
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 62
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 63
24
31
read-only
16
0x080
0-15
CFDRMID%s_1
RX Message Buffer ID Register %s Channel 1
0x2800
32
read-only
0x00000000
0xffffffff
RMID
RX Message Buffer ID Field
0
28
read-only
RMRTR
RX Message Buffer RTR Bit
30
30
read-only
0
Data frame
#0
1
Remote frame
#1
RMIDE
RX Message Buffer IDE Bit
31
31
read-only
0
STD-ID is stored
#0
1
EXT-ID is stored
#1
16
0x080
0-15
CFDRMPTR%s_1
RX Message Buffer Pointer Register %s Channel 1
0x2804
32
read-only
0x00000000
0xffffffff
RMTS
RX Message Buffer Timestamp Field
0
15
read-only
RMDLC
RX Message Buffer DLC Field
28
31
read-only
16
0x080
0-15
CFDRMFDSTS%s_1
RX Message Buffer CAN-FD Status Register %s Channel 1
0x2808
32
read-only
0x00000000
0xffffffff
RMESI
Error State Indicator bit
0
0
read-only
0
CAN-FD frame received from error active node
#0
1
CAN-FD frame received from error passive node
#1
RMBRS
Bit Rate Switch bit
1
1
read-only
0
CAN-FD frame received with no bit rate switch
#0
1
CAN-FD frame received with bit rate switch
#1
RMFDF
CAN FD Format bit
2
2
read-only
0
Non CAN-FD frame received
#0
1
CAN-FD frame received
#1
RMIFL
RX Message Buffer Information Label Field
8
9
read-only
RMPTR
RX Message Buffer Pointer Field
16
31
read-only
16
0x080
0-15
CFDRMDF0_%s_1
RX Message Buffer Data Field 0 Register %s Channel 1
0x280C
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 0
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 1
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 2
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 3
24
31
read-only
16
0x080
0-15
CFDRMDF1_%s_1
RX Message Buffer Data Field 1 Register %s Channel 1
0x2810
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 4
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 5
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 6
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 7
24
31
read-only
16
0x080
0-15
CFDRMDF2_%s_1
RX Message Buffer Data Field 2 Register %s Channel 1
0x2814
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 8
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 9
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 10
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 11
24
31
read-only
16
0x080
0-15
CFDRMDF3_%s_1
RX Message Buffer Data Field 3 Register %s Channel 1
0x2818
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 12
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 13
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 14
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 15
24
31
read-only
16
0x080
0-15
CFDRMDF4_%s_1
RX Message Buffer Data Field 4 Register %s Channel 1
0x281C
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 16
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 17
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 18
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 19
24
31
read-only
16
0x080
0-15
CFDRMDF5_%s_1
RX Message Buffer Data Field 5 Register %s Channel 1
0x2820
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 20
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 21
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 22
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 23
24
31
read-only
16
0x080
0-15
CFDRMDF6_%s_1
RX Message Buffer Data Field 6 Register %s Channel 1
0x2824
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 24
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 25
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 26
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 27
24
31
read-only
16
0x080
0-15
CFDRMDF7_%s_1
RX Message Buffer Data Field 7 Register %s Channel 1
0x2828
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 27
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 28
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 29
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 30
24
31
read-only
16
0x080
0-15
CFDRMDF8_%s_1
RX Message Buffer Data Field 8 Register %s Channel 1
0x282C
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte (p * 4)
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte ((p * 4) + 1)
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte ((p * 4) + 2)
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte ((p * 4) + 3)
24
31
read-only
16
0x080
0-15
CFDRMDF9_%s_1
RX Message Buffer Data Field 9 Register %s Channel 1
0x2830
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 36
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 37
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 38
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 39
24
31
read-only
16
0x080
0-15
CFDRMDF10_%s_1
RX Message Buffer Data Field 10 Register %s Channel 1
0x2834
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 40
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 41
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 42
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 43
24
31
read-only
16
0x080
0-15
CFDRMDF11_%s_1
RX Message Buffer Data Field 11 Register %s Channel 1
0x2838
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 44
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 45
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 46
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 47
24
31
read-only
16
0x080
0-15
CFDRMDF12_%s_1
RX Message Buffer Data Field 12 Register %s Channel 1
0x283C
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 48
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 49
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 50
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 51
24
31
read-only
16
0x080
0-15
CFDRMDF13_%s_1
RX Message Buffer Data Field 13 Register %s Channel 1
0x2840
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 52
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 53
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 54
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 55
24
31
read-only
16
0x080
0-15
CFDRMDF14_%s_1
RX Message Buffer Data Field 14 Register %s Channel 1
0x2844
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 56
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 57
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 58
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 59
24
31
read-only
16
0x080
0-15
CFDRMDF15_%s_1
RX Message Buffer Data Field 15 Register %s Channel 1
0x2848
32
read-only
0x00000000
0xffffffff
RMDB_LL
RX Message Buffer Data Byte 60
0
7
read-only
RMDB_LH
RX Message Buffer Data Byte 61
8
15
read-only
RMDB_HL
RX Message Buffer Data Byte 62
16
23
read-only
RMDB_HH
RX Message Buffer Data Byte 63
24
31
read-only
8
0x080
0-7
CFDRFID%s
RX FIFO Access ID Register %s
0x6000
32
read-only
0x00000000
0xffffffff
RFID
RX FIFO Buffer ID Field
0
28
read-only
RFRTR
RX FIFO Buffer RTR bit
30
30
read-only
0
Data frame
#0
1
Remote frame
#1
RFIDE
RX FIFO Buffer IDE bit
31
31
read-only
0
STD-ID has been received
#0
1
EXT-ID has been received
#1
8
0x080
0-7
CFDRFPTR%s
RX FIFO Access Pointer Register %s
0x6004
32
read-only
0x00000000
0xffffffff
RFTS
RX FIFO Timestamp Value
0
15
read-only
RFDLC
RX FIFO Buffer DLC Field
28
31
read-only
8
0x080
0-7
CFDRFFDSTS%s
RX FIFO Access CAN-FD Status Register %s
0x6008
32
read-only
0x00000000
0xffffffff
RFESI
Error State Indicator bit
0
0
read-only
0
CAN-FD frame received from error active node
#0
1
CAN-FD frame received from error passive node
#1
RFBRS
Bit Rate Switch bit
1
1
read-only
0
CAN-FD frame received with no bit rate switch
#0
1
CAN-FD frame received with bit rate switch
#1
RFFDF
CAN FD Format bit
2
2
read-only
0
Non CAN-FD frame received
#0
1
CAN-FD frame received
#1
RFIFL
RX FIFO Buffer Information Label Field
8
9
read-only
CFDRFPTR
RX FIFO Buffer Pointer Field
16
31
read-only
8
0x080
0-7
CFDRFDF0%s
RX FIFO Access Data Field 0 Register %s
0x600C
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 0
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 1
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 2
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 3
24
31
read-only
8
0x080
0-7
CFDRFDF1%s
RX FIFO Access Data Field 1 Register %s
0x6010
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 4
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 5
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 6
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 7
24
31
read-only
8
0x080
0-7
CFDRFDF2%s
RX FIFO Access Data Field 2 Register %s
0x6014
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 8
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 9
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 10
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 11
24
31
read-only
8
0x080
0-7
CFDRFDF3%s
RX FIFO Access Data Field 3 Register %s
0x6018
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 12
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 13
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 14
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 15
24
31
read-only
8
0x080
0-7
CFDRFDF4%s
RX FIFO Access Data Field 4 Register %s
0x601C
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 16
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 17
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 18
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 19
24
31
read-only
8
0x080
0-7
CFDRFDF5%s
RX FIFO Access Data Field 5 Register %s
0x6020
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 20
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 21
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 22
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 23
24
31
read-only
8
0x080
0-7
CFDRFDF6%s
RX FIFO Access Data Field 6 Register %s
0x6024
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 24
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 25
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 26
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 27
24
31
read-only
8
0x080
0-7
CFDRFDF7%s
RX FIFO Access Data Field 7 Register %s
0x6028
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 28
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 29
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 30
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 31
24
31
read-only
8
0x080
0-7
CFDRFDF8%s
RX FIFO Access Data Field 8 Register %s
0x602C
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 32
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 33
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 34
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 35
24
31
read-only
8
0x080
0-7
CFDRFDF9%s
RX FIFO Access Data Field 9 Register %s
0x6030
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 36
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 37
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 38
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 39
24
31
read-only
8
0x080
0-7
CFDRFDF10%s
RX FIFO Access Data Field 10 Register %s
0x6034
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 40
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 41
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 42
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 43
24
31
read-only
8
0x080
0-7
CFDRFDF11%s
RX FIFO Access Data Field 11 Register %s
0x6038
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 44
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 45
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 46
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 47
24
31
read-only
8
0x080
0-7
CFDRFDF12%s
RX FIFO Access Data Field 12 Register %s
0x603C
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 48
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 49
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 50
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 51
24
31
read-only
8
0x080
0-7
CFDRFDF13%s
RX FIFO Access Data Field 13 Register %s
0x6040
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 52
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 53
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 54
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 55
24
31
read-only
8
0x080
0-7
CFDRFDF14%s
RX FIFO Access Data Field 14 Register %s
0x6044
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 56
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 57
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 58
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 59
24
31
read-only
8
0x080
0-7
CFDRFDF15%s
RX FIFO Access Data Field 15 Register %s
0x6048
32
read-only
0x00000000
0xffffffff
RFDB_LL
RX FIFO Buffer Data Byte 60
0
7
read-only
RFDB_LH
RX FIFO Buffer Data Byte 61
8
15
read-only
RFDB_HL
RX FIFO Buffer Data Byte 62
16
23
read-only
RFDB_HH
RX FIFO Buffer Data Byte 63
24
31
read-only
3
0x080
0-2
CFDCFID%s_0
Common FIFO Access ID Register %s Channel 0
0x6400
32
read-write
0x00000000
0xffffffff
CFID
Common FIFO Buffer ID Field
0
28
read-write
THLEN
THL Entry Enable
29
29
read-write
0
Entry is not to be stored in THL after successful TX
#0
1
Entry is to be stored in THL after successful TX
#1
CFRTR
Common FIFO Buffer RTR bit
30
30
read-write
0
Data frame
#0
1
Remote frame
#1
CFIDE
Common FIFO Buffer IDE bit
31
31
read-write
0
STD-ID is to be transmitted or has been received
#0
1
EXT-ID is to be transmitted or has been received
#1
3
0x080
0-2
CFDCFPTR%s_0
Common FIFO Access Pointer Register %s Channel 0
0x6404
32
read-write
0x00000000
0xffffffff
CFTS
Common FIFO Timestamp Value
0
15
read-write
CFDLC
Common FIFO Buffer DLC Field
28
31
read-write
3
0x080
0-2
CFDCFFDCSTS%s_0
Common FIFO Access CAN-FD Control/Status Register %s Channel 0
0x6408
32
read-write
0x00000000
0xffffffff
CFESI
Error State Indicator bit
0
0
read-write
0
CAN-FD frame received or to transmit by error active node
#0
1
CAN-FD frame received or to transmit by error passive node
#1
CFBRS
Bit Rate Switch bit
1
1
read-write
0
CAN-FD frame received or to transmit with no bit rate switch
#0
1
CAN-FD frame received or to transmit with bit rate switch
#1
CFFDF
CAN FD Format bit
2
2
read-write
0
Non CAN-FD frame received or to transmit
#0
1
CAN-FD frame received or to transmit
#1
CFIFL
COMMON FIFO Buffer Information Label Field
8
9
read-write
CFPTR
Common FIFO Buffer Pointer Field
16
31
read-write
3
0x080
0-2
CFDCFDF0%s_0
Common FIFO Access Data Field 0 Register %s Channel 0
0x640C
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 0
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 1
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 2
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 3
24
31
read-write
3
0x080
0-2
CFDCFDF1%s_0
Common FIFO Access Data Field 1 Register %s Channel 0
0x6410
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 4
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 5
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 6
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 7
24
31
read-write
3
0x080
0-2
CFDCFDF2%s_0
Common FIFO Access Data Field 2 Register %s Channel 0
0x6414
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 8
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 9
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 10
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 11
24
31
read-write
3
0x080
0-2
CFDCFDF3%s_0
Common FIFO Access Data Field 3 Register %s Channel 0
0x6418
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 12
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 13
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 14
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 15
24
31
read-write
3
0x080
0-2
CFDCFDF4%s_0
Common FIFO Access Data Field 4 Register %s Channel 0
0x641C
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 16
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 17
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 18
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 19
24
31
read-write
3
0x080
0-2
CFDCFDF5%s_0
Common FIFO Access Data Field 5 Register %s Channel 0
0x6420
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 20
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 21
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 22
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 23
24
31
read-write
3
0x080
0-2
CFDCFDF6%s_0
Common FIFO Access Data Field 6 Register %s Channel 0
0x6424
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 24
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 25
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 26
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 27
24
31
read-write
3
0x080
0-2
CFDCFDF7%s_0
Common FIFO Access Data Field 7 Register %s Channel 0
0x6428
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 28
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 29
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 30
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 31
24
31
read-write
3
0x080
0-2
CFDCFDF8%s_0
Common FIFO Access Data Field 8 Register %s Channel 0
0x642C
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 32
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 33
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 34
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 35
24
31
read-write
3
0x080
0-2
CFDCFDF9%s_0
Common FIFO Access Data Field 9 Register %s Channel 0
0x6430
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 36
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 37
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 38
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 39
24
31
read-write
3
0x080
0-2
CFDCFDF10%s_0
Common FIFO Access Data Field 10 Register %s Channel 0
0x6434
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 40
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 41
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 42
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 43
24
31
read-write
3
0x080
0-2
CFDCFDF11%s_0
Common FIFO Access Data Field 11 Register %s Channel 0
0x6438
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 44
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 45
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 46
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 47
24
31
read-write
3
0x080
0-2
CFDCFDF12%s_0
Common FIFO Access Data Field 12 Register %s Channel 0
0x643C
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 48
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 49
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 50
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 51
24
31
read-write
3
0x080
0-2
CFDCFDF13%s_0
Common FIFO Access Data Field 13 Register %s Channel 0
0x6440
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 52
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 53
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 54
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 55
24
31
read-write
3
0x080
0-2
CFDCFDF14%s_0
Common FIFO Access Data Field 14 Register %s Channel 0
0x6444
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 56
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 57
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 58
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 59
24
31
read-write
3
0x080
0-2
CFDCFDF15%s_0
Common FIFO Access Data Field 15 Register %s Channel 0
0x6448
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 60
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 61
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 62
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 63
24
31
read-write
3
0x080
0-2
CFDCFID%s_1
Common FIFO Access ID Register %s Channel 1
0x6580
32
read-write
0x00000000
0xffffffff
CFID
Common FIFO Buffer ID Field
0
28
read-write
THLEN
THL Entry Enable
29
29
read-write
0
Entry is not to be stored in THL after successful TX
#0
1
Entry is to be stored in THL after successful TX
#1
CFRTR
Common FIFO Buffer RTR bit
30
30
read-write
0
Data frame
#0
1
Remote frame
#1
CFIDE
Common FIFO Buffer IDE bit
31
31
read-write
0
STD-ID is to be transmitted or has been received
#0
1
EXT-ID is to be transmitted or has been received
#1
3
0x080
0-2
CFDCFPTR%s_1
Common FIFO Access Pointer Register %s Channel 1
0x6584
32
read-write
0x00000000
0xffffffff
CFTS
Common FIFO Timestamp Value
0
15
read-write
CFDLC
Common FIFO Buffer DLC Field
28
31
read-write
3
0x080
0-2
CFDCFFDCSTS%s_1
Common FIFO Access CAN-FD Control/Status Register %s Channel 1
0x6588
32
read-write
0x00000000
0xffffffff
CFESI
Error State Indicator bit
0
0
read-write
0
CAN-FD frame received or to transmit by error active node
#0
1
CAN-FD frame received or to transmit by error passive node
#1
CFBRS
Bit Rate Switch bit
1
1
read-write
0
CAN-FD frame received or to transmit with no bit rate switch
#0
1
CAN-FD frame received or to transmit with bit rate switch
#1
CFFDF
CAN FD Format bit
2
2
read-write
0
Non CAN-FD frame received or to transmit
#0
1
CAN-FD frame received or to transmit
#1
CFIFL
COMMON FIFO Buffer Information Label Field
8
9
read-write
CFPTR
Common FIFO Buffer Pointer Field
16
31
read-write
3
0x080
0-2
CFDCFDF0%s_1
Common FIFO Access Data Field 0 Register %s Channel 1
0x658C
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 0
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 1
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 2
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 3
24
31
read-write
3
0x080
0-2
CFDCFDF1%s_1
Common FIFO Access Data Field 1 Register %s Channel 1
0x6590
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 4
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 5
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 6
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 7
24
31
read-write
3
0x080
0-2
CFDCFDF2%s_1
Common FIFO Access Data Field 2 Register %s Channel 1
0x6594
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 8
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 9
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 10
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 11
24
31
read-write
3
0x080
0-2
CFDCFDF3%s_1
Common FIFO Access Data Field 3 Register %s Channel 1
0x6598
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 12
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 13
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 14
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 15
24
31
read-write
3
0x080
0-2
CFDCFDF4%s_1
Common FIFO Access Data Field 4 Register %s Channel 1
0x659C
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 16
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 17
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 18
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 19
24
31
read-write
3
0x080
0-2
CFDCFDF5%s_1
Common FIFO Access Data Field 5 Register %s Channel 1
0x65A0
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 20
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 21
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 22
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 23
24
31
read-write
3
0x080
0-2
CFDCFDF6%s_1
Common FIFO Access Data Field 6 Register %s Channel 1
0x65A4
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 24
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 25
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 26
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 27
24
31
read-write
3
0x080
0-2
CFDCFDF7%s_1
Common FIFO Access Data Field 7 Register %s Channel 1
0x65A8
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 28
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 29
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 30
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 31
24
31
read-write
3
0x080
0-2
CFDCFDF8%s_1
Common FIFO Access Data Field 8 Register %s Channel 1
0x65AC
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 32
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 33
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 34
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 35
24
31
read-write
3
0x080
0-2
CFDCFDF9%s_1
Common FIFO Access Data Field 9 Register %s Channel 1
0x65B0
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 36
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 37
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 38
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 39
24
31
read-write
3
0x080
0-2
CFDCFDF10%s_1
Common FIFO Access Data Field 10 Register %s Channel 1
0x65B4
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 40
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 41
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 42
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 43
24
31
read-write
3
0x080
0-2
CFDCFDF11%s_1
Common FIFO Access Data Field 11 Register %s Channel 1
0x65B8
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 44
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 45
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 46
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 47
24
31
read-write
3
0x080
0-2
CFDCFDF12%s_1
Common FIFO Access Data Field 12 Register %s Channel 1
0x65BC
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 48
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 49
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 50
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 51
24
31
read-write
3
0x080
0-2
CFDCFDF13%s_1
Common FIFO Access Data Field 13 Register %s Channel 1
0x65C0
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 52
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 53
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 54
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 55
24
31
read-write
3
0x080
0-2
CFDCFDF14%s_1
Common FIFO Access Data Field 14 Register %s Channel 1
0x65C4
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 56
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 57
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 58
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 59
24
31
read-write
3
0x080
0-2
CFDCFDF15%s_1
Common FIFO Access Data Field 15 Register %s Channel 1
0x65C8
32
read-write
0x00000000
0xffffffff
CFDB_LL
Common FIFO Buffer Data Bytes 60
0
7
read-write
CFDB_LH
Common FIFO Buffer Data Bytes 61
8
15
read-write
CFDB_HL
Common FIFO Buffer Data Bytes 62
16
23
read-write
CFDB_HH
Common FIFO Buffer Data Bytes 63
24
31
read-write
2
0x08
0-1
CFDTHLACC0%s
TX History List Access Registers 0
0x8000
32
read-only
0x00000000
0xffffffff
BT
Buffer Type
0
2
read-only
001
Flat TX message buffer
#001
010
TX FIFO message buffer number and gateway FIFO message number
#010
100
TX Queue message buffer number
#100
BN
Buffer Number
3
9
read-only
TGW
Transmit Gateway Buffer Indication
15
15
read-only
0
No transmission from gateway
#0
1
Transmission from gateway
#1
TMTS
Transmit Timestamp
16
31
read-only
2
0x08
0-1
CFDTHLACC1%s
TX History List Access Registers 1
0x8004
32
read-write
0x00000000
0xffffffff
TID
Transmit ID
0
15
read-only
TIFL
Transmit Information Label
16
17
read-only
64
0x04
0-63
CFDRPGACC%s
RAM Test Page Access Registers %s
0x8400
32
read-write
0x00000000
0xffffffff
RDTA
RAM Data Test Access
0
31
read-write
8
0x080
0-7
CFDTMID%s_0
TX Message Buffer ID Register %s Channel 0
0x10000
32
read-write
0x00000000
0xffffffff
TMID
TX Message Buffer ID Field
0
28
read-write
THLEN
Tx History List Entry
29
29
read-write
0
Entry not stored in THL after successful TX
#0
1
Entry stored in THL after successful TX
#1
TMRTR
TX Message Buffer RTR bit
30
30
read-write
0
Data frame
#0
1
Remote frame
#1
TMIDE
TX Message Buffer IDE bit
31
31
read-write
0
STD-ID is transmitted
#0
1
EXT-ID is transmitted
#1
8
0x080
0-7
CFDTMPTR%s_0
TX Message Buffer Pointer Register %s Channel 0
0x10004
32
read-write
0x00000000
0xffffffff
TMDLC
TX Message Buffer DLC Field
28
31
read-write
8
0x080
0-7
CFDTMFDCTR%s_0
TX Message Buffer CANFD Control Register %s Channel i
0x10008
32
read-write
0x00000000
0xffffffff
TMESI
Error State Indicator bit
0
0
read-write
0
CANFD frame to transmit by error active node
#0
1
CANFD frame to transmit by error passive node
#1
TMBRS
Bit Rate Switch bit
1
1
read-write
0
CANFD frame to transmit with no bit rate switch
#0
1
CANFD frame to transmit with bit rate switch
#1
TMFDF
CAN FD Format bit
2
2
read-write
0
Non CANFD frame to transmit
#0
1
CANFD frame to transmit
#1
TMIFL
TX Message Buffer Information Label Field
8
9
read-write
TMPTR
TX Message Buffer Pointer Field
16
31
read-write
8
0x080
0-7
CFDTMDF0_%s_0
TX Message Buffer Data Field 0 Register %s Channel 0
0x1000C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 0
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 1
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 2
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 3
24
31
read-write
8
0x080
0-7
CFDTMDF1_%s_0
TX Message Buffer Data Field 1 Register %s Channel 0
0x10010
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 4
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 5
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 6
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 7
24
31
read-write
8
0x080
0-7
CFDTMDF2_%s_0
TX Message Buffer Data Field 2 Register %s Channel 0
0x10014
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 8
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 9
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 10
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 11
24
31
read-write
8
0x080
0-7
CFDTMDF3_%s_0
TX Message Buffer Data Field 3 Register %s Channel 0
0x10018
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 12
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 12
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 12
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 12
24
31
read-write
8
0x080
0-7
CFDTMDF4_%s_0
TX Message Buffer Data Field 4 Register %s Channel 0
0x1001C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 16
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 17
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 18
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 19
24
31
read-write
8
0x080
0-7
CFDTMDF5_%s_0
TX Message Buffer Data Field 5 Register %s Channel 0
0x10020
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 20
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 21
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 22
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 23
24
31
read-write
8
0x080
0-7
CFDTMDF6_%s_0
TX Message Buffer Data Field 6 Register %s Channel 0
0x10024
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 24
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 25
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 26
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 27
24
31
read-write
8
0x080
0-7
CFDTMDF7_%s_0
TX Message Buffer Data Field 7 Register %s Channel 0
0x10028
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 28
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte29
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 30
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 31
24
31
read-write
8
0x080
0-7
CFDTMDF8_%s_0
TX Message Buffer Data Field 8 Register %s Channel 0
0x1002C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 32
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 33
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 34
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 35
24
31
read-write
8
0x080
0-7
CFDTMDF9_%s_0
TX Message Buffer Data Field 9 Register %s Channel 0
0x10030
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 36
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 37
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 38
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 39
24
31
read-write
8
0x080
0-7
CFDTMDF10_%s_0
TX Message Buffer Data Field 10 Register %s Channel 0
0x10034
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 40
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 41
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 42
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 43
24
31
read-write
8
0x080
0-7
CFDTMDF11_%s_0
TX Message Buffer Data Field 11 Register %s Channel 0
0x10038
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 44
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 45
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 46
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 47
24
31
read-write
8
0x080
0-7
CFDTMDF12_%s_0
TX Message Buffer Data Field 12 Register %s Channel 0
0x1003C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 48
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 49
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 50
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 51
24
31
read-write
8
0x080
0-7
CFDTMDF13_%s_0
TX Message Buffer Data Field 13 Register %s Channel 0
0x10040
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte X
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte X
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte X
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte X
24
31
read-write
8
0x080
0-7
CFDTMDF14_%s_0
TX Message Buffer Data Field 14 Register %s Channel 0
0x10044
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte X
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte X
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte X
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte X
24
31
read-write
8
0x080
0-7
CFDTMDF15_%s_0
TX Message Buffer Data Field X Register 15 Channel 0
0x10048
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte X
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte X
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte X
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte X
24
31
read-write
8
0x080
32-39
CFDTMID%s_0
TX Message Buffer ID Register %s Channel 0
0x11000
32
read-write
0x00000000
0xffffffff
TMID
TX Message Buffer ID Field
0
28
read-write
THLEN
Tx History List Entry
29
29
read-write
0
Entry not stored in THL after successful TX
#0
1
Entry stored in THL after successful TX
#1
TMRTR
TX Message Buffer RTR bit
30
30
read-write
0
Data frame
#0
1
Remote frame
#1
TMIDE
TX Message Buffer IDE bit
31
31
read-write
0
STD-ID is transmitted
#0
1
EXT-ID is transmitted
#1
8
0x080
32-39
CFDTMPTR%s_0
TX Message Buffer Pointer Register %s Channel 0
0x11004
32
read-write
0x00000000
0xffffffff
TMDLC
TX Message Buffer DLC Field
28
31
read-write
8
0x080
32-39
CFDTMFDCTR%s_0
TX Message Buffer CANFD Control Register %s Channel i
0x11008
32
read-write
0x00000000
0xffffffff
TMESI
Error State Indicator bit
0
0
read-write
0
CANFD frame to transmit by error active node
#0
1
CANFD frame to transmit by error passive node
#1
TMBRS
Bit Rate Switch bit
1
1
read-write
0
CANFD frame to transmit with no bit rate switch
#0
1
CANFD frame to transmit with bit rate switch
#1
TMFDF
CAN FD Format bit
2
2
read-write
0
Non CANFD frame to transmit
#0
1
CANFD frame to transmit
#1
TMIFL
TX Message Buffer Information Label Field
8
9
read-write
TMPTR
TX Message Buffer Pointer Field
16
31
read-write
8
0x080
32-39
CFDTMDF0_%s_0
TX Message Buffer Data Field 0 Register %s Channel 0
0x1100C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 0
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 1
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 2
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 3
24
31
read-write
8
0x080
32-39
CFDTMDF1_%s_0
TX Message Buffer Data Field 1 Register %s Channel 0
0x11010
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 4
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 5
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 6
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 7
24
31
read-write
8
0x080
32-39
CFDTMDF2_%s_0
TX Message Buffer Data Field 2 Register %s Channel 0
0x11014
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 8
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 9
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 10
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 11
24
31
read-write
8
0x080
32-39
CFDTMDF3_%s_0
TX Message Buffer Data Field 3 Register %s Channel 0
0x11018
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 12
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 12
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 12
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 12
24
31
read-write
8
0x080
32-39
CFDTMDF4_%s_0
TX Message Buffer Data Field 4 Register %s Channel 0
0x1101C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 16
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 17
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 18
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 19
24
31
read-write
8
0x080
32-39
CFDTMDF5_%s_0
TX Message Buffer Data Field 5 Register %s Channel 0
0x11020
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 20
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 21
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 22
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 23
24
31
read-write
8
0x080
32-39
CFDTMDF6_%s_0
TX Message Buffer Data Field 6 Register %s Channel 0
0x11024
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 24
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 25
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 26
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 27
24
31
read-write
8
0x080
32-39
CFDTMDF7_%s_0
TX Message Buffer Data Field 7 Register %s Channel 0
0x11028
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 28
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte29
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 30
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 31
24
31
read-write
8
0x080
32-39
CFDTMDF8_%s_0
TX Message Buffer Data Field 8 Register %s Channel 0
0x1102C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 32
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 33
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 34
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 35
24
31
read-write
8
0x080
32-39
CFDTMDF9_%s_0
TX Message Buffer Data Field 9 Register %s Channel 0
0x11030
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 36
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 37
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 38
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 39
24
31
read-write
8
0x080
32-39
CFDTMDF10_%s_0
TX Message Buffer Data Field 10 Register %s Channel 0
0x11034
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 40
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 41
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 42
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 43
24
31
read-write
8
0x080
32-39
CFDTMDF11_%s_0
TX Message Buffer Data Field 11 Register %s Channel 0
0x11038
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 44
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 45
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 46
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 47
24
31
read-write
8
0x080
32-39
CFDTMDF12_%s_0
TX Message Buffer Data Field 12 Register %s Channel 0
0x1103C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 48
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 49
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 50
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 51
24
31
read-write
8
0x080
32-39
CFDTMDF13_%s_0
TX Message Buffer Data Field 13 Register %s Channel 0
0x11040
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte X
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte X
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte X
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte X
24
31
read-write
8
0x080
32-39
CFDTMDF14_%s_0
TX Message Buffer Data Field 14 Register %s Channel 0
0x11044
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte X
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte X
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte X
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte X
24
31
read-write
8
0x080
32-39
CFDTMDF15_%s_0
TX Message Buffer Data Field X Register 15 Channel 0
0x11048
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte X
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte X
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte X
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte X
24
31
read-write
8
0x080
0-7
CFDTMID%s_1
TX Message Buffer ID Register %s Channel 1
0x12000
32
read-write
0x00000000
0xffffffff
TMID
TX Message Buffer ID Field
0
28
read-write
THLEN
Tx History List Entry
29
29
read-write
0
Entry not stored in THL after successful TX
#0
1
Entry stored in THL after successful TX
#1
TMRTR
TX Message Buffer RTR bit
30
30
read-write
0
Data frame
#0
1
Remote frame
#1
TMIDE
TX Message Buffer IDE bit
31
31
read-write
0
STD-ID is transmitted
#0
1
EXT-ID is transmitted
#1
8
0x080
0-7
CFDTMPTR%s_1
TX Message Buffer Pointer Register %s Channel 1
0x12004
32
read-write
0x00000000
0xffffffff
TMDLC
TX Message Buffer DLC Field
28
31
read-write
8
0x080
0-7
CFDTMFDCTR%s_1
TX Message Buffer CANFD Control Register %s Channel i
0x12008
32
read-write
0x00000000
0xffffffff
TMESI
Error State Indicator bit
0
0
read-write
0
CANFD frame to transmit by error active node
#0
1
CANFD frame to transmit by error passive node
#1
TMBRS
Bit Rate Switch bit
1
1
read-write
0
CANFD frame to transmit with no bit rate switch
#0
1
CANFD frame to transmit with bit rate switch
#1
TMFDF
CAN FD Format bit
2
2
read-write
0
Non CANFD frame to transmit
#0
1
CANFD frame to transmit
#1
TMIFL
TX Message Buffer Information Label Field
8
9
read-write
TMPTR
TX Message Buffer Pointer Field
16
31
read-write
8
0x080
0-7
CFDTMDF0_%s_1
TX Message Buffer Data Field 0 Register %s Channel 1
0x1200C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 0
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 1
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 2
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 3
24
31
read-write
8
0x080
0-7
CFDTMDF1_%s_1
TX Message Buffer Data Field 1 Register %s Channel 1
0x12010
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 4
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 5
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 6
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 7
24
31
read-write
8
0x080
0-7
CFDTMDF2_%s_1
TX Message Buffer Data Field 2 Register %s Channel 1
0x12014
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 8
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 9
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 10
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 11
24
31
read-write
8
0x080
0-7
CFDTMDF3_%s_1
TX Message Buffer Data Field 3 Register %s Channel 1
0x12018
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 12
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 12
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 12
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 12
24
31
read-write
8
0x080
0-7
CFDTMDF4_%s_1
TX Message Buffer Data Field 4 Register %s Channel 1
0x1201C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 16
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 17
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 18
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 19
24
31
read-write
8
0x080
0-7
CFDTMDF5_%s_1
TX Message Buffer Data Field 5 Register %s Channel 1
0x12020
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 20
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 21
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 22
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 23
24
31
read-write
8
0x080
0-7
CFDTMDF6_%s_1
TX Message Buffer Data Field 6 Register %s Channel 1
0x12024
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 24
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 25
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 26
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 27
24
31
read-write
8
0x080
0-7
CFDTMDF7_%s_1
TX Message Buffer Data Field 7 Register %s Channel 1
0x12028
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 28
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte29
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 30
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 31
24
31
read-write
8
0x080
0-7
CFDTMDF8_%s_1
TX Message Buffer Data Field 8 Register %s Channel 1
0x1202C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 32
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 33
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 34
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 35
24
31
read-write
8
0x080
0-7
CFDTMDF9_%s_1
TX Message Buffer Data Field 9 Register %s Channel 1
0x12030
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 36
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 37
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 38
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 39
24
31
read-write
8
0x080
0-7
CFDTMDF10_%s_1
TX Message Buffer Data Field 10 Register %s Channel 1
0x12034
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 40
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 41
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 42
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 43
24
31
read-write
8
0x080
0-7
CFDTMDF11_%s_1
TX Message Buffer Data Field 11 Register %s Channel 1
0x12038
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 44
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 45
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 46
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 47
24
31
read-write
8
0x080
0-7
CFDTMDF12_%s_1
TX Message Buffer Data Field 12 Register %s Channel 1
0x1203C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 48
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 49
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 50
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 51
24
31
read-write
8
0x080
0-7
CFDTMDF13_%s_1
TX Message Buffer Data Field 13 Register %s Channel 1
0x12040
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte X
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte X
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte X
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte X
24
31
read-write
8
0x080
0-7
CFDTMDF14_%s_1
TX Message Buffer Data Field 14 Register %s Channel 1
0x12044
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte X
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte X
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte X
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte X
24
31
read-write
8
0x080
0-7
CFDTMDF15_%s_1
TX Message Buffer Data Field X Register 15 Channel 1
0x12048
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte X
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte X
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte X
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte X
24
31
read-write
8
0x080
32-39
CFDTMID%s_1
TX Message Buffer ID Register %s Channel 1
0x13000
32
read-write
0x00000000
0xffffffff
TMID
TX Message Buffer ID Field
0
28
read-write
THLEN
Tx History List Entry
29
29
read-write
0
Entry not stored in THL after successful TX
#0
1
Entry stored in THL after successful TX
#1
TMRTR
TX Message Buffer RTR bit
30
30
read-write
0
Data frame
#0
1
Remote frame
#1
TMIDE
TX Message Buffer IDE bit
31
31
read-write
0
STD-ID is transmitted
#0
1
EXT-ID is transmitted
#1
8
0x080
32-39
CFDTMPTR%s_1
TX Message Buffer Pointer Register %s Channel 1
0x13004
32
read-write
0x00000000
0xffffffff
TMDLC
TX Message Buffer DLC Field
28
31
read-write
8
0x080
32-39
CFDTMFDCTR%s_1
TX Message Buffer CANFD Control Register %s Channel i
0x13008
32
read-write
0x00000000
0xffffffff
TMESI
Error State Indicator bit
0
0
read-write
0
CANFD frame to transmit by error active node
#0
1
CANFD frame to transmit by error passive node
#1
TMBRS
Bit Rate Switch bit
1
1
read-write
0
CANFD frame to transmit with no bit rate switch
#0
1
CANFD frame to transmit with bit rate switch
#1
TMFDF
CAN FD Format bit
2
2
read-write
0
Non CANFD frame to transmit
#0
1
CANFD frame to transmit
#1
TMIFL
TX Message Buffer Information Label Field
8
9
read-write
TMPTR
TX Message Buffer Pointer Field
16
31
read-write
8
0x080
32-39
CFDTMDF0_%s_1
TX Message Buffer Data Field 0 Register %s Channel 1
0x1300C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 0
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 1
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 2
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 3
24
31
read-write
8
0x080
32-39
CFDTMDF1_%s_1
TX Message Buffer Data Field 1 Register %s Channel 1
0x13010
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 4
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 5
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 6
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 7
24
31
read-write
8
0x080
32-39
CFDTMDF2_%s_1
TX Message Buffer Data Field 2 Register %s Channel 1
0x13014
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 8
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 9
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 10
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 11
24
31
read-write
8
0x080
32-39
CFDTMDF3_%s_1
TX Message Buffer Data Field 3 Register %s Channel 1
0x13018
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 12
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 12
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 12
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 12
24
31
read-write
8
0x080
32-39
CFDTMDF4_%s_1
TX Message Buffer Data Field 4 Register %s Channel 1
0x1301C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 16
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 17
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 18
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 19
24
31
read-write
8
0x080
32-39
CFDTMDF5_%s_1
TX Message Buffer Data Field 5 Register %s Channel 1
0x13020
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 20
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 21
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 22
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 23
24
31
read-write
8
0x080
32-39
CFDTMDF6_%s_1
TX Message Buffer Data Field 6 Register %s Channel 1
0x13024
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 24
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 25
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 26
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 27
24
31
read-write
8
0x080
32-39
CFDTMDF7_%s_1
TX Message Buffer Data Field 7 Register %s Channel 1
0x13028
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 28
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte29
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 30
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 31
24
31
read-write
8
0x080
32-39
CFDTMDF8_%s_1
TX Message Buffer Data Field 8 Register %s Channel 1
0x1302C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 32
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 33
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 34
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 35
24
31
read-write
8
0x080
32-39
CFDTMDF9_%s_1
TX Message Buffer Data Field 9 Register %s Channel 1
0x13030
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 36
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 37
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 38
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 39
24
31
read-write
8
0x080
32-39
CFDTMDF10_%s_1
TX Message Buffer Data Field 10 Register %s Channel 1
0x13034
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 40
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 41
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 42
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 43
24
31
read-write
8
0x080
32-39
CFDTMDF11_%s_1
TX Message Buffer Data Field 11 Register %s Channel 1
0x13038
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 44
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 45
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 46
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 47
24
31
read-write
8
0x080
32-39
CFDTMDF12_%s_1
TX Message Buffer Data Field 12 Register %s Channel 1
0x1303C
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte 48
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte 49
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte 50
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte 51
24
31
read-write
8
0x080
32-39
CFDTMDF13_%s_1
TX Message Buffer Data Field 13 Register %s Channel 1
0x13040
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte X
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte X
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte X
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte X
24
31
read-write
8
0x080
32-39
CFDTMDF14_%s_1
TX Message Buffer Data Field 14 Register %s Channel 1
0x13044
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte X
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte X
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte X
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte X
24
31
read-write
8
0x080
32-39
CFDTMDF15_%s_1
TX Message Buffer Data Field X Register 15 Channel 1
0x13048
32
read-write
0x00000000
0xffffffff
TMDB_LL
TX Message Buffer Data Byte X
0
7
read-write
TMDB_LH
TX Message Buffer Data Byte X
8
15
read-write
TMDB_HL
TX Message Buffer Data Byte X
16
23
read-write
TMDB_HH
TX Message Buffer Data Byte X
24
31
read-write
CTSU
Capacitive Touch Sensing Unit
0x400D0000
0x00
9
registers
0x0B
3
registers
0x10
14
registers
0x20
1
registers
CTSUCR0
CTSU Control Register 0
0x00
8
read-write
0x00
0xff
CTSUCR1
CTSU Control Register 1
0x01
8
read-write
0x00
0xff
CTSUSDPRS
CTSU Synchronous Noise Reduction Setting Register
0x02
8
read-write
0x00
0xff
CTSUSST
CTSU Sensor Stabilization Wait Control Register
0x03
8
read-write
0x00
0xff
CTSUMCH0
CTSU Measurement Channel Register 0
0x04
8
read-write
0x1f
0xff
CTSUMCH1
CTSU Measurement Channel Register 1
0x05
8
read-only
0x1f
0xff
CTSUCHAC0
CTSU Channel Enable Control Register 0
0x06
8
read-write
0x00
0xff
CTSUCHAC1
CTSU Channel Enable Control Register 1
0x07
8
read-write
0x00
0xff
CTSUCHAC2
CTSU Channel Enable Control Register 2
0x08
8
read-write
0x00
0xff
CTSUCHTRC0
CTSU Channel Transmit/Receive Control Register 0
0x0B
8
read-write
0x00
0xff
CTSUCHTRC1
CTSU Channel Transmit/Receive Control Register 1
0x0C
8
read-write
0x00
0xff
CTSUCHTRC2
CTSU Channel Transmit/Receive Control Register 2
0x0D
8
read-write
0x00
0xff
CTSUDCLKC
CTSU High-Pass Noise Reduction Control Register
0x10
8
read-write
0x00
0xff
CTSUST
CTSU Status Register
0x11
8
read-write
0x00
0xff
CTSUSSC
CTSU High-Pass Noise Reduction Spectrum Diffusion Control Register
0x12
16
read-write
0x0000
0xffff
CTSUSSDIV
CTSU Spectrum Diffusion Frequency Division Setting
8
11
read-write
CTSUSO0
CTSU Sensor Offset Register 0
0x14
16
read-write
0x0000
0xffff
CTSUSO1
CTSU Sensor Offset Register 1
0x16
16
read-write
0x0000
0xffff
CTSUSC
CTSU Sensor Counter
0x18
16
read-only
0x0000
0xffff
CTSURC
CTSU Reference Counter
0x1A
16
read-only
0x0000
0xffff
CTSURC
CTSU Reference Counter
0
15
read-only
CTSUERRS
CTSU Error Status Register
0x1C
16
read-write
0x0000
0x7fff
CTSUSPMD
Calibration Mode
0
1
read-write
00
Capacitance measurement mode
#00
10
Calibration mode
#10
Others
Seting prohibited
true
CTSUTSOD
TS Pin Fixed Output
2
2
read-write
0
Capacitance measurement mode
#0
1
TS pins are forced to be high or low
#1
CTSUDRV
Calibration Setting 1
3
3
read-write
0
Capacitance measurement mode
#0
1
Calibration setting 1
#1
CTSUCLKSEL1
Calibration Setting 3
6
6
read-write
0
Capacitance measurement mode
#0
1
Calibration setting 3
#1
CTSUTSOC
Calibration Setting 2
7
7
read-write
0
Capacitance measurement mode
#0
1
Calibration setting 2
#1
CTSUICOMP
TSCAP Voltage Error Monitor
15
15
read-only
0
Normal TSCAP voltage
#0
1
Abnormal TSCAP voltage
#1
CTSUTRMR
CTSU Reference Current Calibration Register
0x20
8
read-write
0x00
0x00
PSCU
Peripheral Security Control Unit
0x400E0000
0x04
44
registers
PSARB
Peripheral Security Attribution Register B
0x04
32
read-write
0xffffffff
0xffffffff
PSARB3
CEC and the MSTPCRB.MSTPB3 bit security attribution
3
3
read-write
0
Secure
#0
1
Non-secure
#1
PSARB6
QSPI and the MSTPCRB.MSTPB6 bit security attribution
6
6
read-only
PSARB7
IIC2 and the MSTPCRB.MSTPB7 bit security attribution
7
7
read-write
0
Secure
#0
1
Non-secure
#1
PSARB8
IIC1 and the MSTPCRB.MSTPB8 bit security attribution
8
8
read-write
0
Secure
#0
1
Non-secure
#1
PSARB9
IIC0 and the MSTPCRB.MSTPB9 bit security attribution
9
9
read-write
0
Secure
#0
1
Non-secure
#1
PSARB11
USBFS and the MSTPCRB.MSTPB11 bit security attribution
11
11
read-write
0
Secure
#0
1
Non-secure
#1
PSARB12
USBHS and the MSTPCRB.MSTPB12 bit security attribution
12
12
read-write
0
Secure
#0
1
Non-secure
#1
PSARB15
ETHER0/EDMAC0, the MSTPCRB.MSTPB15 bit and the PFENET.PHYMODE0 bit security attribution
15
15
read-only
PSARB16
OSPI and the MSTPCRB.MSTPB16 bit security attribution
16
16
read-only
PSARB18
SPI1 and the MSTPCRB.MSTPB18 bit security attribution
18
18
read-write
0
Secure
#0
1
Non-secure
#1
PSARB19
SPI0 and the MSTPCRB.MSTPB19 bit security attribution
19
19
read-write
0
Secure
#0
1
Non-secure
#1
PSARB22
SCI9 and the MSTPCRB.MSTPB22 bit security attribution
22
22
read-write
0
Secure
#0
1
Non-secure
#1
PSARB23
SCI8 and the MSTPCRB.MSTPB23 bit security attribution
23
23
read-write
0
Secure
#0
1
Non-secure
#1
PSARB24
SCI7 and the MSTPCRB.MSTPB24 bit security attribution
24
24
read-write
0
Secure
#0
1
Non-secure
#1
PSARB25
SCI6 and the MSTPCRB.MSTPB25 bit security attribution
25
25
read-write
0
Secure
#0
1
Non-secure
#1
PSARB26
SCI5 and the MSTPCRB.MSTPB26 bit security attribution
26
26
read-write
0
Secure
#0
1
Non-secure
#1
PSARB27
SCI4 and the MSTPCRB.MSTPB27 bit security attribution
27
27
read-write
0
Secure
#0
1
Non-secure
#1
PSARB28
SCI3 and the MSTPCRB.MSTPB28 bit security attribution
28
28
read-write
0
Secure
#0
1
Non-secure
#1
PSARB29
SCI2 and the MSTPCRB.MSTPB29 bit security attribution
29
29
read-write
0
Secure
#0
1
Non-secure
#1
PSARB30
SCI1 and the MSTPCRB.MSTPB30 bit security attribution
30
30
read-write
0
Secure
#0
1
Non-secure
#1
PSARB31
SCI0 and the MSTPCRB.MSTPB31 bit security attribution
31
31
read-write
0
Secure
#0
1
Non-secure
#1
PSARC
Peripheral Security Attribution Register C
0x08
32
read-write
0xffffffff
0xffffffff
PSARC0
CAC and the MSTPCRC.MSTPC0 bit security attribution
0
0
read-write
0
Secure
#0
1
Non-secure
#1
PSARC1
CRC and the MSTPCRC.MSTPC1 bit security attribution
1
1
read-write
0
Secure
#0
1
Non-secure
#1
PSARC3
CTSU and the MSTPCRC.MSTPC3 bit security attribution
3
3
read-write
0
Secure
#0
1
Non-secure
#1
PSARC8
SSIE0 and the MSTPCRC.MSTPC8 bit security attribution
8
8
read-write
0
Secure
#0
1
Non-secure
#1
PSARC12
SDHI0 and the MSTPCRC.MSTPC12 bit security attribution
12
12
read-write
0
Secure
#0
1
Non-secure
#1
PSARC13
DOC and the MSTPCRC.MSTPC13 bit security attribution
13
13
read-write
0
Secure
#0
1
Non-secure
#1
PSARC27
CANFD0 and the MSTPCRC.MSTPC27 bit security attribution
27
27
read-write
0
Secure
#0
1
Non-secure
#1
PSARC31
SCE9 and the MSTPCRC.MSTPC31 bit security attribution
31
31
read-write
0
Secure
#0
1
Non-secure
#1
PSARD
Peripheral Security Attribution Register D
0x0C
32
read-write
0xffffffff
0xffffffff
PSARD0
AGT3 and the MSTPCRD.MSTPD0 bit security attribution
0
0
read-write
0
Secure
#0
1
Non-secure
#1
PSARD1
AGT2 and the MSTPCRD.MSTPD1 bit security attribution
1
1
read-write
0
Secure
#0
1
Non-secure
#1
PSARD2
AGT1 and the MSTPCRD.MSTPD2 bit security attribution
2
2
read-write
0
Secure
#0
1
Non-secure
#1
PSARD3
AGT0 and the MSTPCRD.MSTPD3 bit security attribution
3
3
read-write
0
Secure
#0
1
Non-secure
#1
PSARD11
POEG Group D and the MSTPCRD.MSTPD11 bit security attribution
11
11
read-write
0
Secure
#0
1
Non-secure
#1
PSARD12
POEG Group C and the MSTPCRD.MSTPD12 bit security attribution
12
12
read-write
0
Secure
#0
1
Non-secure
#1
PSARD13
POEG Group B and the MSTPCRD.MSTPD13 bit security attribution
13
13
read-write
0
Secure
#0
1
Non-secure
#1
PSARD14
POEG Group A and the MSTPCRD.MSTPD14 bit security attribution
14
14
read-write
0
Secure
#0
1
Non-secure
#1
PSARD15
ADC121 and the MSTPCRD.MSTPD15 bit security attribution
15
15
read-write
0
Secure
#0
1
Non-secure
#1
PSARD16
ADC120 and the MSTPCRD.MSTPD16 bit security attribution
16
16
read-write
0
Secure
#0
1
Non-secure
#1
PSARD20
DAC12 and the MSTPCRD.MSTPD20 bit security attribution
20
20
read-write
0
Secure
#0
1
Non-secure
#1
PSARD22
TSN and the MSTPCRD.MSTPD22 bit security attribution
22
22
read-write
0
Secure
#0
1
Non-secure
#1
PSARE
Peripheral Security Attribution Register E
0x10
32
read-write
0xffffffff
0xffffffff
PSARE0
WDT security attribution
0
0
read-write
0
Secure
#0
1
Non-secure
#1
PSARE1
IWDT security attribution
1
1
read-write
0
Secure
#0
1
Non-secure
#1
PSARE2
RTC security attribution
2
2
read-write
0
Secure
#0
1
Non-secure
#1
PSARE14
AGT5 and the MSTPCRE.MSTPE14 bit security attribution
14
14
read-write
0
Secure
#0
1
Non-secure
#1
PSARE15
AGT4 and the MSTPCRE.MSTPE15 bit security attribution
15
15
read-write
0
Secure
#0
1
Non-secure
#1
PSARE22
GPT9 and the MSTPCRE.MSTPE22 bit security attribution
22
22
read-write
0
Secure
#0
1
Non-secure
#1
PSARE23
GPT8 and the MSTPCRE.MSTPE23 bit security attribution
23
23
read-write
0
Secure
#0
1
Non-secure
#1
PSARE24
GPT7 and the MSTPCRE.MSTPE24 bit security attribution
24
24
read-write
0
Secure
#0
1
Non-secure
#1
PSARE25
GPT6 and the MSTPCRE.MSTPE25 bit security attribution
25
25
read-write
0
Secure
#0
1
Non-secure
#1
PSARE26
GPT5 and the MSTPCRE.MSTPE26 bit security attribution
26
26
read-write
0
Secure
#0
1
Non-secure
#1
PSARE27
GPT4 and the MSTPCRE.MSTPE27 bit security attribution
27
27
read-write
0
Secure
#0
1
Non-secure
#1
PSARE28
GPT3 and the MSTPCRE.MSTPE28 bit security attribution
28
28
read-write
0
Secure
#0
1
Non-secure
#1
PSARE29
GPT2 and the MSTPCRE.MSTPE29 bit security attribution
29
29
read-write
0
Secure
#0
1
Non-secure
#1
PSARE30
GPT1 and the MSTPCRE.MSTPE30 bit security attribution
30
30
read-write
0
Secure
#0
1
Non-secure
#1
PSARE31
GPT0, GPT_OPS and the MSTPCRE.MSTPE31 bit security attribution
31
31
read-write
0
Secure
#0
1
Non-secure
#1
MSSAR
Module Stop Security Attribution Register
0x14
32
read-write
0xffffffff
0xffffffff
MSSAR0
The MSTPCRC.MSTPC14 bit security attribution
0
0
read-write
0
Secure
#0
1
Non-secure
#1
MSSAR1
The MSTPCRA.MSTPA22 bit security attribution
1
1
read-write
0
Secure
#0
1
Non-secure
#1
MSSAR2
The MSTPCRA.MSTPA7 bit security attribution
2
2
read-write
0
Secure
#0
1
Non-secure
#1
MSSAR3
The MSTPCRA.MSTPA0 bit security attribution
3
3
read-write
0
Secure
#0
1
Non-secure
#1
CFSAMONA
Code Flash Security Attribution Monitor Register A
0x18
32
read-only
0x00000000
0xff007fff
CFS2
Code Flash Secure area 2
15
23
read-only
CFSAMONB
Code Flash Security Attribution Monitor Register B
0x1C
32
read-only
0x00000000
0xff0003ff
CFS1
Code Flash Secure area 1
10
23
read-only
DFSAMON
Data Flash Security Attribution Monitor Register
0x20
32
read-only
0x00000000
0xffff03ff
DFS
Data flash Secure area
10
15
read-only
SSAMONA
SRAM Security Attribution Monitor Register A
0x24
32
read-only
0x00000000
0xffe01fff
SS2
SRAM Secure area 2
13
20
read-only
SSAMONB
SRAM Security Attribution Monitor Register B
0x28
32
read-only
0x00000000
0xffe003ff
SS1
SRAM secure area 1
10
20
read-only
DLMMON
Device Lifecycle Management State Monitor Register
0x2C
32
read-only
0x00000000
0xfffffff0
DLMMON
Device Lifecycle Management State Monitor
0
3
read-only
0x1
CM
0x1
0x2
SSD
0x2
0x3
NSECSD
0x3
0x4
DPL
0x4
0x5
LCK_DBG
0x5
0x6
LCK_BOOT
0x6
0x7
RMA_REQ
0x7
0x8
RMA_ACK
0x8
Others
Reserved
true
AGT0
Low Power Asynchronous General Purpose Timer 0
0x400E8000
0x00
6
registers
0x08
3
registers
0x0C
4
registers
AGT
AGT Counter Register
0x00
16
read-write
0xffff
0xffff
AGTCMA
AGT Compare Match A Register
0x02
16
read-write
0xffff
0xffff
AGTCMB
AGT Compare Match B Register
0x04
16
read-write
0xffff
0xffff
AGTCR
AGT Control Register
0x08
8
read-write
0x00
0xff
TSTART
AGT Count Start
0
0
read-write
0
Count stops
#0
1
Count starts
#1
TCSTF
AGT Count Status Flag
1
1
read-only
0
Count stopped
#0
1
Count in progress
#1
TSTOP
AGT Count Forced Stop
2
2
write-only
0
Writing is invalid
#0
1
The count is forcibly stopped
#1
TEDGF
Active Edge Judgment Flag
4
4
read-write
0
No active edge received
#0
1
Active edge received
#1
TUNDF
Underflow Flag
5
5
read-write
0
No underflow
#0
1
Underflow
#1
TCMAF
Compare Match A Flag
6
6
read-write
0
No match
#0
1
Match
#1
TCMBF
Compare Match B Flag
7
7
read-write
0
No match
#0
1
Match
#1
AGTMR1
AGT Mode Register 1
0x09
8
read-write
0x00
0xff
TMOD
Operating Mode
0
2
read-write
000
Timer mode
#000
001
Pulse output mode
#001
010
Event counter mode
#010
011
Pulse width measurement mode
#011
100
Pulse period measurement mode
#100
Others
Setting prohibited
true
TEDGPL
Edge Polarity
3
3
read-write
0
Single-edge
#0
1
Both-edge
#1
TCK
Count Source
4
6
read-write
000
PCLKB
#000
001
PCLKB/8
#001
011
PCLKB/2
#011
100
Divided clock AGTLCLK specified by CKS[2:0] bits in the AGTMR2 register
#100
101
Underflow event signal from AGTn (n = 0, 2, 4)
#101
110
Divided clock AGTSCLK specified by CKS[2:0] bits in the AGTMR2 register
#110
Others
Setting prohibited
true
AGTMR2
AGT Mode Register 2
0x0A
8
read-write
0x00
0xff
CKS
AGTLCLK or AGTSCLK Count Source Clock Frequency Division Ratio
0
2
read-write
000
1/1
#000
001
1/2
#001
010
1/4
#010
011
1/8
#011
100
1/16
#100
101
1/32
#101
110
1/64
#110
111
1/128
#111
LPM
Low Power Mode
7
7
read-write
0
Normal mode
#0
1
Low power mode
#1
AGTIOC
AGT I/O Control Register
0x0C
8
read-write
0x00
0xff
TEDGSEL
I/O Polarity Switch
0
0
read-write
TOE
AGTOn pin Output Enable
2
2
read-write
0
AGTOn pin output disabled
#0
1
AGTOn pin output enabled
#1
TIPF
Input Filter
4
5
read-write
00
No filter
#00
01
Filter sampled at PCLKB
#01
10
Filter sampled at PCLKB/8
#10
11
Filter sampled at PCLKB/32
#11
TIOGT
Count Control
6
7
read-write
00
Event is always counted
#00
01
Event is counted during polarity period specified for AGTEEn pin
#01
Others
Setting prohibited
true
AGTISR
AGT Event Pin Select Register
0x0D
8
read-write
0x00
0xff
EEPS
AGTEEn Polarity Selection
2
2
read-write
0
An event is counted during the low-level period
#0
1
An event is counted during the high-level period
#1
AGTCMSR
AGT Compare Match Function Select Register
0x0E
8
read-write
0x00
0xff
TCMEA
AGT Compare Match A Register Enable
0
0
read-write
0
AGT Compare match A register disabled
#0
1
AGT Compare match A register enabled
#1
TOEA
AGTOAn Pin Output Enable
1
1
read-write
0
AGTOAn pin output disabled
#0
1
AGTOAn pin output enabled
#1
TOPOLA
AGTOAn Pin Polarity Select
2
2
read-write
0
AGTOAn pin output is started on low. i.e. normal output
#0
1
AGTOAn pin output is started on high. i.e. inverted output
#1
TCMEB
AGT Compare Match B Register Enable
4
4
read-write
0
Compare match B register disabled
#0
1
Compare match B register enabled
#1
TOEB
AGTOBn Pin Output Enable
5
5
read-write
0
AGTOBn pin output disabled
#0
1
AGTOBn pin output enabled
#1
TOPOLB
AGTOBn Pin Polarity Select
6
6
read-write
0
AGTOBn pin output is started on low. i.e. normal output
#0
1
AGTOBn pin output is started on high. i.e. inverted output
#1
AGTIOSEL
AGT Pin Select Register
0x0F
8
read-write
0x00
0xff
SEL
AGTIOn Pin Select
0
1
read-write
00
Select Pm/AGTIO as AGTIO. Pm/AGTIO can not be used as AGTIO input pin in Deep Software Standby mode. (m = 100, 301, 407, and 705 (AGT0), m = 204 and 400 (AGT1), m = 103 (AGT2), m = 600(AGT3).)
#00
01
Select P404/AGTIO as AGTIO P404/AGTIO can be used as AGTIO input pin in Deep Software Standby mode. P404/AGTIOn is input only. It cannot be used for output.
#01
10
Select P402/AGTIO as AGTIO P402/AGTIO can be used as AGTIO input pin in Deep Software Standby mode. P402/AGTIOn is input only. It cannot be used for output.
#10
11
Select P403/AGTIO as AGTIO. P403/AGTIO can be used as AGTIO input pin in Deep Software Standby mode. P403/AGTIOn is input only. It cannot be used for output.
#11
TIES
AGTIOn Pin Input Enable
4
4
read-write
0
External event input is disabled during Software Standby mode
#0
1
External event input is enabled during Software Standby mode
#1
AGT1
Low Power Asynchronous General Purpose Timer 1
0x400E8100
AGT2
Low Power Asynchronous General Purpose Timer 2
0x400E8200
AGT3
Low Power Asynchronous General Purpose Timer 3
0x400E8300
AGT4
Low Power Asynchronous General Purpose Timer 4
0x400E8400
AGT5
Low Power Asynchronous General Purpose Timer 5
0x400E8500
TSN
Temperature Sensor
0x400F3000
0x00
1
registers
TSCR
Temperature Sensor Control Register
0x00
8
read-write
0x00
0xff
TSOE
Temperature Sensor Output Enable
4
4
read-write
0
Disable output from the temperature sensor to the ADC12
#0
1
Enable output from the temperature sensor to the ADC12
#1
TSEN
Temperature Sensor Enable
7
7
read-write
0
Stop the temperature sensor
#0
1
Start the temperature sensor.
#1
CRC
Cyclic Redundancy Check Calculator
0x40108000
0x00
1
registers
0x04
4
registers
0x08
4
registers
CRCCR0
CRC Control Register 0
0x00
8
read-write
0x00
0xff
GPS
CRC Generating Polynomial Switching
0
2
read-write
001
8-bit CRC-8 (X8 + X2 + X + 1)
#001
010
16-bit CRC-16 (X16 + X15 + X2 + 1)
#010
011
16-bit CRC-CCITT (X16 + X12 + X5 + 1)
#011
100
32-bit CRC-32 (X32 + X26 + X23 + X22 + X16 + X12 + X11 +X10 + X8 + X7 + X5 + X4 + X2 + X + 1)
#100
101
32-bit CRC-32C (X32 + X28 + X27 + X26 + X25 + X23 + X22 + X20 + X19 + X18 + X14 + X13 + X11 + X10 + X9 + X8 + X6 + 1)
#101
Others
No calculation is executed
true
LMS
CRC Calculation Switching
6
6
read-write
0
Generate CRC code for LSB-first communication
#0
1
Generate CRC code for MSB-first communication
#1
DORCLR
CRCDOR/CRCDOR_HA/CRCDOR_BY Register Clear
7
7
write-only
0
No effect
#0
1
Clear the CRCDOR/CRCDOR_HA/CRCDOR_BY register
#1
CRCDIR
CRC Data Input Register
0x04
32
read-write
0x00000000
0xffffffff
CRCDIR_BY
CRC Data Input Register
CRCDIR
0x04
8
read-write
0x00
0xff
CRCDOR
CRC Data Output Register
0x08
32
read-write
0x00000000
0xffffffff
CRCDOR_HA
CRC Data Output Register
CRCDOR
0x08
16
read-write
0x0000
0xffff
CRCDOR_BY
CRC Data Output Register
CRCDOR
0x08
8
read-write
0x00
0xff
DOC
Data Operation Circuit
0x40109000
0x00
1
registers
0x02
4
registers
DOCR
DOC Control Register
0x00
8
read-write
0x00
0xff
OMS
Operating Mode Select
0
1
read-write
00
Data comparison mode
#00
01
Data addition mode
#01
10
Data subtraction mode
#10
11
Setting prohibited
#11
DCSEL
Detection Condition Select
2
2
read-write
0
Set DOPCF flag when data mismatch is detected
#0
1
Set DOPCF flag when data match is detected
#1
DOPCF
DOC Flag
5
5
read-only
DOPCFCL
DOPCF Clear
6
6
read-write
0
Retain DOPCF flag state
#0
1
Clear DOPCF flag
#1
DODIR
DOC Data Input Register
0x02
16
read-write
0x0000
0xffff
DODSR
DOC Data Setting Register
0x04
16
read-write
0x0000
0xffff
USBHS
USB 2.0 High-Speed Module
0x40111000
0x00
10
registers
0x0C
2
registers
0x14
8
registers
0x20
4
registers
0x28
12
registers
0x36
14
registers
0x46
12
registers
0x54
14
registers
0x64
2
registers
0x68
62
registers
0xD0
22
registers
0x100
4
registers
0x140
2
registers
0x144
8
registers
0x160
12
registers
SYSCFG
System Configuration Control Register
0x000
16
read-write
0x0020
0x01f1
USBE
USBHS Operation Enable
0
0
read-write
0
Disable
#0
1
Enable
#1
DPRPU
D+ Line Resistor Control
4
4
read-write
0
Disable line pull-up
#0
1
Enable line pull-up
#1
DRPD
D+/D- Line Resistor Control
5
5
read-write
0
Disable line pull-down
#0
1
Enable line pull-down
#1
DCFM
Controller Operation Select
6
6
read-write
0
Select device controller mode
#0
1
Select host controller mode
#1
HSE
High-Speed Operation Enable
7
7
read-write
0
Disable Device controller mode: full-speed Host controller mode: full- or low-speed
#0
1
Enable The controller detects the communication speed
#1
CNEN
Single-ended Receiver Enable
8
8
read-write
0
Disable
#0
1
Enable
#1
BUSWAIT
CPU Bus Wait Register
0x002
16
read-write
0x000f
0x3f3f
BWAIT
CPU Bus Access Wait Specification
0
3
read-write
SYSSTS0
System Configuration Status Register
0x004
16
read-only
0x0000
0x0060
LNST
USB Data Line Status Monitor Flag
0
1
read-only
IDMON
USBHS_ID Pin Monitor Flag
2
2
read-only
0
USBHS_ID pin is low
#0
1
USBHS_ID pin is high
#1
SOFEA
SOF Active Monitor Flag While Host Controller Operation Is Selected
5
5
read-only
0
SOF output stopped
#0
1
SOF output operating
#1
HTACT
Host Sequencer Status Monitor Flag
6
6
read-only
0
Host sequencer stopped
#0
1
Host sequencer operating
#1
OVCMON
External USBHS_OVRCURA/USBHS_O VRCURB Input Pin Monitor Flag
14
15
read-only
PLLSTA
PLL Status Register
0x006
16
read-only
0x0000
0x0001
PLLLOCK
PLL Lock Flag
0
0
read-only
0
PLL not locked
#0
1
PLL locked
#1
DVSTCTR0
Device State Control Register 0
0x008
16
read-write
0x0000
0x0ff7
RHST
USB Bus Reset Status Flag
0
2
read-only
000
Communication speed indeterminate (powered state or no connection)
#000
001
Host controller mode Low-speed connection Device controller mode USB bus reset in progress or low-speed connection
#001
010
Host controller mode Full-speed connection Device controller mode USB bus reset in progress or full-speed connection
#010
011
Host controller mode High-speed connection Device controller mode USB bus reset in progress or high-speed connection
#011
Others
Host controller mode USB bus reset in progress Device controller mode Setting prohibited
true
UACT
USB Bus Operation Enable for the Host Controller Operation
4
4
read-write
0
Disable downstream port (disable SOF or micro-SOF transmission)
#0
1
Enable downstream port (enable SOF or micro-SOF transmission)
#1
RESUME
Resume Signal Output for the Host Controller Operation
5
5
read-write
0
Do not output resume signal
#0
1
Output resume signal
#1
USBRST
USB Bus Reset Output for the Host Controller Operation
6
6
read-write
0
Do not output USB bus reset signal
#0
1
Output USB bus reset signal
#1
RWUPE
Remote Wakeup Detection Enable for the Host Controller Operation
7
7
read-write
0
Disable downstream port remote wakeup
#0
1
Enable downstream port remote wakeup
#1
WKUP
Remote Wakeup Output for the Device Controller Operation
8
8
read-write
0
Do not output remote wakeup signal
#0
1
Output remote wakeup signal
#1
VBUSEN
USBHS_VBUSEN Output Pin Control
9
9
read-write
0
Output low on external USBHS_VBUSEN pin
#0
1
Output high on external USBHS_VBUSEN pin
#1
EXICEN
USBHS_EXICEN Output Pin Control
10
10
read-write
0
Output low on external USBHS_EXICEN pin
#0
1
Output high on external USBHS_EXICEN pin
#1
HNPBTOA
Host Negotiation Protocol (HNP) Control
11
11
read-write
TESTMODE
USB Test Mode Register
0x00C
16
read-write
0x0000
0x000f
UTST
Test Mode
0
3
read-write
CFIFO
FIFO Port Register
0x014
32
read-write
0x00000000
0xffffffff
FIFOPORT
Read receive data from the FIFO buffer or write transmit data to the FIFO buffer by accessing these bits.
0
31
read-write
CFIFOL
FIFO Port Register
CFIFO
0x014
16
read-write
0x0000
0xffff
CFIFOLL
FIFO Port Register
CFIFO
0x014
8
read-write
0x00
0xff
CFIFOH
FIFO Port Register
CFIFO
0x016
16
read-write
0x0000
0xffff
FIFOPORT
Read receive data from the FIFO buffer or write transmit data to the FIFO buffer by accessing these bits.
0
15
read-write
CFIFOHH
FIFO Port Register
CFIFO
0x017
8
read-write
0x00
0xff
FIFOPORT
Read receive data from the FIFO buffer or write transmit data to the FIFO buffer by accessing these bits.
0
7
read-write
D0FIFO
FIFO Port Register
0x018
32
read-write
0x00000000
0xffffffff
FIFOPORT
Read receive data from the FIFO buffer or write transmit data to the FIFO buffer by accessing these bits.
0
31
read-write
D1FIFO
FIFO Port Register
D0FIFO
0x018
32
read-write
0x00000000
0xffffffff
FIFOPORT
Read receive data from the FIFO buffer or write transmit data to the FIFO buffer by accessing these bits.
0
31
read-write
D0FIFOL
FIFO Port Register
D0FIFO
0x018
16
read-write
0x0000
0xffff
D1FIFOL
FIFO Port Register
D0FIFO
0x018
16
read-write
0x0000
0xffff
D0FIFOLL
FIFO Port Register
D0FIFO
0x018
8
read-write
0x00
0xff
D1FIFOLL
FIFO Port Register
D0FIFO
0x018
8
read-write
0x00
0xff
D0FIFOH
FIFO Port Register
D0FIFO
0x01A
16
read-write
0x0000
0xffff
FIFOPORT
Read receive data from the FIFO buffer or write transmit data to the FIFO buffer by accessing these bits.
0
15
read-write
D1FIFOH
FIFO Port Register
D0FIFOH
0x01A
16
read-write
0x0000
0xffff
FIFOPORT
Read receive data from the FIFO buffer or write transmit data to the FIFO buffer by accessing these bits.
0
15
read-write
D0FIFOHH
FIFO Port Register
D0FIFO
0x01B
8
read-write
0x00
0xff
FIFOPORT
Read receive data from the FIFO buffer or write transmit data to the FIFO buffer by accessing these bits.
0
7
read-write
D1FIFOHH
FIFO Port Register
D0FIFOHH
0x01B
8
read-write
0x00
0xff
FIFOPORT
Read receive data from the FIFO buffer or write transmit data to the FIFO buffer by accessing these bits.
0
7
read-write
CFIFOSEL
CFIFO Port Selection Register
0x020
16
read-write
0x0000
0xcd2f
CURPIPE
FIFO Port Access Pipe Specification
0
3
read-write
0x0
DCP (default control pipe)
0x0
0x1
Pipe 1
0x1
0x2
Pipe 2
0x2
0x3
Pipe 3
0x3
0x4
Pipe 4
0x4
0x5
Pipe 5
0x5
0x6
Pipe 6
0x6
0x7
Pipe 7
0x7
0x8
Pipe 8
0x8
0x9
Pipe 9
0x9
Others
Setting prohibited
true
ISEL
FIFO Port Access Direction when DCP Is Selected
5
5
read-write
0
Select reading from the FIFO buffer
#0
1
Select writing to the FIFO buffer
#1
BIGEND
FIFO Port Endian Control
8
8
read-write
0
Little endian
#0
1
Big endian
#1
MBW
CFIFO Port Access Bit Width
10
11
read-write
00
8-bit width
#00
01
16-bit width
#01
10
32-bit width
#10
11
Setting prohibited
#11
REW
Buffer Pointer Rewind
14
14
write-only
0
Do not rewind buffer pointer (Writing 0 has no effect.)
#0
1
Rewind buffer pointer
#1
RCNT
Read Count Mode
15
15
read-write
0
Clear DTLN[11:0] flags in the FIFO port control register to 0x000 when all receive data is read from CFIFO
#0
1
Decrement DTLN[11:0] flags each time receive data is read from CFIFO
#1
CFIFOCTR
FIFO Port Control Register
0x022
16
read-write
0x0000
0xefff
DTLN
Receive Data Length Flag
0
11
read-only
FRDY
FIFO Port Ready Flag
13
13
read-only
0
FIFO port access disabled
#0
1
FIFO port access enabled
#1
BCLR
CPU Buffer Clear
14
14
write-only
0
No operation (writing 0 has no effect)
#0
1
Clear FIFO buffer on the CPU side
#1
BVAL
FIFO Buffer Valid Flag
15
15
read-write
0
Invalid (writing 0 has no effect)
#0
1
Writing ended
#1
2
0x4
0-1
D%sFIFOSEL
D%sFIFO Port Selection Register
0x028
16
read-write
0x0000
0xfd0f
CURPIPE
FIFO Port Access Pipe Specification
0
3
read-write
0x0
No pipe specification
0x0
0x1
Pipe 1
0x1
0x2
Pipe 2
0x2
0x3
Pipe 3
0x3
0x4
Pipe 4
0x4
0x5
Pipe 5
0x5
0x6
Pipe 6
0x6
0x7
Pipe 7
0x7
0x8
Pipe 8
0x8
0x9
Pipe 9
0x9
Others
Setting prohibited
true
BIGEND
FIFO Port Endian Control
8
8
read-write
0
Little endian
#0
1
Big endian
#1
MBW
FIFO Port Access Bit Width
10
11
read-write
00
8-bit width
#00
01
16-bit width
#01
10
32-bit width
#10
11
Setting prohibited
#11
DREQE
DMA/DTC Transfer Request Enable
12
12
read-write
0
Disable DMA/DTC transfer request
#0
1
Enable DMA/DTC transfer request
#1
DCLRM
Auto FIFO Buffer Clear Mode after Specified Pipe is Read
13
13
read-write
0
Disable auto buffer clear mode
#0
1
Enable auto buffer clear mode
#1
REW
Buffer Pointer Rewind
14
14
write-only
0
Do not rewind buffer pointer (writing 0 has no effect)
#0
1
Rewind buffer pointer
#1
RCNT
Read Count Mode
15
15
read-write
0
Clear DTLN[11:0] flags in the FIFO port control register to 0x000 when all receive data is read from DnFIFO (after read of a single plane in double buffer mode)
#0
1
Decrement DTLN[11:0] flags each time receive data is read from DnFIFO
#1
2
0x4
0-1
D%sFIFOCTR
FIFO Port Control Register
0x02A
16
read-write
0x0000
0xefff
DTLN
Receive Data Length Flag
0
11
read-only
FRDY
FIFO Port Ready Flag
13
13
read-only
0
FIFO port access disabled
#0
1
FIFO port access enabled
#1
BCLR
CPU Buffer Clear
14
14
write-only
0
No operation (writing 0 has no effect)
#0
1
Clear FIFO buffer on the CPU side
#1
BVAL
FIFO Buffer Valid Flag
15
15
read-write
0
Invalid (writing 0 has no effect)
#0
1
Writing ended
#1
INTENB0
Interrupt Enable Register 0
0x030
16
read-write
0x0000
0xff00
BRDYE
Buffer Ready Interrupt Request Enable
8
8
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
NRDYE
Buffer Not Ready Response Interrupt Request Enable
9
9
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
BEMPE
Buffer Empty Interrupt Request Enable
10
10
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
CTRE
Control Transfer Stage Transition Interrupt Request Enable
11
11
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
DVSE
Device State Transition Interrupt Request Enable
12
12
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
SOFE
Frame Number Update Interrupt Request Enable
13
13
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
RSME
Resume Interrupt Request Enable
14
14
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
VBSE
VBUS Interrupt Request Enable
15
15
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
INTENB1
Interrupt Enable Register 1
0x032
16
read-write
0x0000
0xdb71
PDDETINTE
PDDETINT Detection Interrupt Request Enable
0
0
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
SACKE
Setup Transaction Normal Response Interrupt Request Enable
4
4
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
SIGNE
Setup Transaction Error Interrupt Request Enable
5
5
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
EOFERRE
EOF Error Detection Interrupt Request Enable
6
6
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
LPMENDE
LPM Transaction End Interrupt Request Enable
8
8
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
L1RSMENDE
L1 Resume End Interrupt Enable
9
9
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
ATTCHE
Connection Detection Interrupt Request Enable
11
11
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
DTCHE
Disconnection Detection Interrupt Request Enable
12
12
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
BCHGE
USB Bus Change Interrupt Request Enable
14
14
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
OVRCRE
OVRCRE Interrupt Request Enable
15
15
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
BRDYENB
BRDY Interrupt Enable Register
0x036
16
read-write
0x0000
0xffff
PIPEBRDYE
BRDY Interrupt Request Enable for Pipes [9:0]
0
9
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
NRDYENB
NRDY Interrupt Enable Register
0x038
16
read-write
0x0000
0xffff
PIPENRDYE
NRDY Interrupt Enable for Pipes [9:0]
0
9
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
BEMPENB
BEMP Interrupt Enable Register
0x03A
16
read-write
0x0000
0xffff
PIPEBEMPE
BEMP Interrupt Enable for Pipes [9:0]
0
9
read-write
0
Disable interrupt request
#0
1
Enable interrupt request
#1
SOFCFG
SOF Output Configuration Register
0x03C
16
read-write
0x0000
0x0170
EDGESTS
Interrupt Edge Processing Status Flag
4
4
read-only
INTL
Interrupt Output Sense Select
5
5
read-write
0
Edge detection
#0
1
Level detection
#1
BRDYM
PIPEBRDY Interrupt Status Clear Timing
6
6
read-write
0
Clear BRDY flag through software
#0
1
Clear BRDY flag by the USBHS through a data read from the FIFO buffer or data write to the FIFO buffer
#1
TRNENSEL
Transaction-Enabled Time Select
8
8
read-write
0
Not low-speed communication
#0
1
Low-speed communication
#1
PHYSET
PHY Setting Register
0x03E
16
read-write
0x0033
0x0b3b
DIRPD
Power-Down Control
0
0
read-write
0
Do not enter low power mode
#0
1
Enter low power mode
#1
PLLRESET
PLL Reset Control
1
1
read-write
0
Disable PLL reset control for UTMI_PHY
#0
1
Enable PLL reset control for UTMI_PHY
#1
CDPEN
Charging Downstream Port Enable
3
3
read-write
0
Disable downstream port charging
#0
1
Enable downstream port charging
#1
CLKSEL
Input System Clock Frequency
4
5
read-write
00
12 MHz
#00
01
Setting prohibited
#01
10
20 MHz
#10
11
24 MHz
#11
REPSEL
Terminating Resistance Adjustment Cycle
8
9
read-write
00
No cycle is set
#00
01
Adjust terminating resistance at 16-second intervals
#01
10
Adjust terminating resistance at 64-second intervals
#10
11
Adjust terminating resistance at 128-second intervals
#11
REPSTART
Forcibly Start Terminating Resistance Adjustment
11
11
read-write
0
Force terminating resistance adjustment to start
#0
1
Do not force terminating resistance adjustment to start
#1
HSEB
CL-only mode
15
15
read-write
0
Disable CL-only mode
#0
1
Enable CL-only mode
#1
INTSTS0
Interrupt Status Register 0
0x040
16
read-write
0x0000
0xff7f
CTSQ
Control Transfer Stage Flag
0
2
read-only
000
Idle or setup stage
#000
001
Control read data stage
#001
010
Control read status stage
#010
011
Control write data stage
#011
100
Control write status stage
#100
101
Control write (no data) status stage
#101
110
Control transfer sequence error
#110
VALID
USB Request Reception Flag
3
3
read-write
0
Setup packet not received
#0
1
Setup packet received
#1
DVSQ
Device State
4
6
read-only
000
Powered state
#000
001
Default state
#001
010
Address state
#010
011
Configured state
#011
Others
Suspend state
true
VBSTS
VBUS Input Status Flag
7
7
read-only
0
USBHS_VBUS pin is low
#0
1
USBHS_VBUS pin is high
#1
BRDY
BRDY Interrupt Status Flag
8
8
read-only
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
NRDY
NRDY Interrupt Status Flag
9
9
read-only
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred
#1
BEMP
BEMP Interrupt Status Flag
10
10
read-only
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred
#1
CTRT
Control Transfer Stage Transition Interrupt Status Flag
11
11
read-write
0
No control transfer stage transition interrupt occurred
#0
1
Control transfer stage transition interrupt occurred
#1
DVST
Device State Transition Interrupt Status Flag
12
12
read-write
0
No device state transition interrupt occurred
#0
1
Device state transition interrupt occurred
#1
SOFR
Frame Number Refresh Interrupt Status Flag
13
13
read-write
0
No SOF interrupt occurred
#0
1
SOF interrupt occurred
#1
RESM
Resume Interrupt Status Flag
14
14
read-write
0
No resume interrupt occurred
#0
1
Resume interrupt occurred
#1
VBINT
VBUS Interrupt Status Flag
15
15
read-write
0
No VBUS interrupt occurred on detecting a change in the USBHS_VBUS pin
#0
1
VBUS interrupt occurred on detecting a change in the USBHS_VBUS pin
#1
INTSTS1
Interrupt Status Register 1
0x042
16
read-write
0x0000
0xdb71
PDDETINT
PDDET Detection Interrupt Status Flag
0
0
read-write
0
No PDDET interrupt occurred
#0
1
PDDET interrupt occurred
#1
SACK
Setup Transaction Normal Response Interrupt Status Flag
4
4
read-write
0
No SACK interrupt occurred
#0
1
SACK interrupt occurred
#1
SIGN
Setup Transaction Error Interrupt Status Flag
5
5
read-write
0
No SIGN interrupt occurred
#0
1
SIGN interrupt occurred
#1
EOFERR
EOF Error Detection Interrupt Status Flag
6
6
read-write
0
No EOFERR interrupt occurred
#0
1
EOFERR interrupt occurred
#1
LPMEND
LPM Transaction End Interrupt Status Flag
8
8
read-write
0
No LPMEND interrupt occurred
#0
1
LPMEND interrupt occurred
#1
L1RSMEND
L1 Resume End Interrupt Status Flag
9
9
read-write
0
No L1RSMEND interrupt occurred
#0
1
L1RSMEND interrupt occurred
#1
ATTCH
USB Connection Detection Interrupt Status Flag
11
11
read-write
0
No ATTCH interrupt occurred
#0
1
ATTCH interrupt occurred
#1
DTCH
USB Disconnection Detection Interrupt Status Flag
12
12
read-write
0
No DTCH interrupt occurred
#0
1
DTCH interrupt occurred
#1
BCHG
USB Bus Change Interrupt Status Flag
14
14
read-write
0
No BCHG interrupt occurred
#0
1
BCHG interrupt occurred
#1
OVRCR
OVRCR Interrupt Status Flag
15
15
read-write
0
No OVRCR interrupt occurred
#0
1
OVRCR interrupt occurred
#1
BRDYSTS
BRDY Interrupt Status Register
0x046
16
read-write
0x0000
0xffff
PIPEBRDY
BRDY Interrupt Status Flag for Pipe[9:0]
0
9
read-write
0
No BRDY interrupt occurred
#0
1
BRDY interrupt occurred
#1
NRDYSTS
NRDY Interrupt Status Register
0x048
16
read-write
0x0000
0xffff
PIPENRDY
NRDY Interrupt Status Flag for Pipe[9:0]
0
9
read-write
0
No NRDY interrupt occurred
#0
1
NRDY interrupt occurred.
#1
BEMPSTS
BEMP Interrupt Status Register
0x04A
16
read-write
0x0000
0xffff
PIPEBEMP
BEMP Interrupt Status Flag for Pipe[9:0]
0
9
read-write
0
No BEMP interrupt occurred
#0
1
BEMP interrupt occurred.
#1
FRMNUM
Frame Number Register
0x04C
16
read-write
0x0000
0xffff
FRNM
Frame Number Flag
0
10
read-only
CRCE
CRC Error Detection Status Flag
14
14
read-write
0
No error occurred
#0
1
Error occurred
#1
OVRN
Overrun/Underrun Detection Status Flag
15
15
read-write
0
No error occurred
#0
1
Error occurred.
#1
UFRMNUM
µFrame Number Register
0x04E
16
read-write
0x0000
0x8007
UFRNM
Microframe number
0
2
read-only
DVCHG
Device State Change
15
15
read-write
0
Disable writes to the USBADDR.STSRECOV0[2:0] and USBADDR.USBADDR[6:0] bits
#0
1
Enable writes to the USBADDR.STSRECOV0[2:0] and USBADDR.USBADDR[6:0] bits
#1
USBADDR
USB Address Register
0x050
16
read-write
0x0000
0x077f
USBADDR
USB Address Flag
0
6
read-only
STSRECOV0
Status Recovery
8
10
read-write
000
Reserved
#000
001
[D] Return to the full-speed connection and Default state
#001
010
[D] Return to the full-speed connection and Address state [H] Return to the low-speed state (bits DVSTCTR0.RHST[2:0] = 001b)
#010
011
[D] Return to the full-speed connection and Configured state
#011
100
[D] Return to the suspend connection and Suspend state [H] Return to the full-speed state (bits DVSTCTR0.RHST[2:0] = 010b)
#100
101
[D] Return to the high-speed connection and Default state
#101
110
[D] Return to the high-speed connection and Address state [H] Return to the high-speed state (bits DVSTCTR0.RHST[2:0] = 011b)
#110
111
[D] Return to the high-speed connection and Configured state
#111
USBREQ
USB Request Type Register
0x054
16
read-write
0x0000
0xffff
BMREQUESTTYPE
USB request bmRequestType value
0
7
read-write
BREQUEST
USB request bRequest value
8
15
read-write
USBVAL
USB Request Value Register
0x056
16
read-write
0x0000
0xffff
WVALUE
USB request wValue value
0
15
read-write
USBINDX
USB Request Index Register
0x058
16
read-write
0x0000
0xffff
WINDEX
USB request wIndex value
0
15
read-write
USBLENG
USB Request Length Register
0x05A
16
read-write
0x0000
0xffff
WLENTUH
USB request wLength value
0
15
read-write
DCPCFG
DCP Configuration Register
0x05C
16
read-write
0x0000
0xffff
DIR
Transfer Direction
4
4
read-write
0
Data receiving direction
#0
1
Data transmitting direction
#1
SHTNAK
Pipe Blocking on End of Transfer
7
7
read-write
0
Keep pipe open after transfer ends
#0
1
Disable pipe after transfer ends
#1
CNTMD
Continuous Transfer Mode
8
8
read-write
0
Non-continuous transfer mode
#0
1
Continuous transfer mode
#1
DCPMAXP
DCP Maximum Packet Size Register
0x05E
16
read-write
0x0040
0xf07f
MXPS
Maximum Packet Size
0
6
read-write
DEVSEL
Device Select
12
15
read-write
0x0
Address 0x0
0x0
0x1
Address 0x1
0x1
0x2
Address 0x2
0x2
0x3
Address 0x3
0x3
0x4
Address 0x4
0x4
0x5
Address 0x5
0x5
DCPCTR
DCP Control Register
0x060
16
read-write
0x0040
0xf1f7
PID
Response PID
0
1
read-write
00
NAK response
#00
01
BUF response (depends on buffer state)
#01
10
STALL response
#10
10
STALL response
#10
CCPL
Control Transfer End Enable
2
2
read-write
0
Disable control transfer completion
#0
1
Enable control transfer completion
#1
PINGE
PING Token Issue Enable
4
4
read-write
0
Disable PING token
#0
1
Enable normal PING operation
#1
PBUSY
Pipe Busy Flag
5
5
read-only
0
DCP not used for the USB bus
#0
1
DCP in use for the USB bus
#1
SQMON
Sequence Toggle Bit Monitor Flag
6
6
read-only
0
DATA0
#0
1
DATA1
#1
SQSET
Sequence Toggle Bit Set
7
7
write-only
0
Invalid (writing 0 has no effect)
#0
1
Set the expected value for the next transaction to DATA1
#1
SQCLR
Sequence Toggle Bit Clear
8
8
write-only
0
Invalid (writing 0 has no effect)
#0
1
Clear the expected value for the next transaction to DATA0
#1
SUREQCLR
SUREQ Bit Clear
11
11
write-only
0
Invalid (writing 0 has no effect)
#0
1
Clear SUREQ to 0
#1
CSSTS
CSSTS Status Flag
12
12
read-only
0
Start-split (SSPLIT) transaction, or processing for devices that are not using split transactions, in progress
#0
1
Complete-split (CSPLIT) transaction in progress
#1
CSCLR
CSSTS Status Flag Clear
13
13
write-only
0
(writing 0 has no effect)
#0
1
Clear CSSTS to 0
#1
SUREQ
SETUP Token Transmission
14
14
read-write
0
Invalid (writing 0 has no effect)
#0
1
Transmit setup packet
#1
BSTS
Buffer Status Flag
15
15
read-only
0
Buffer access disabled
#0
1
Buffer access enabled
#1
PIPESEL
Pipe Window Select Register
0x064
16
read-write
0x0000
0x000f
PIPESEL
Pipe Window Select
0
3
read-write
0x0
No pipe selected
0x0
0x1
Pipe 1
0x1
0x2
Pipe 2
0x2
0x3
Pipe 3
0x3
0x4
Pipe 4
0x4
0x5
Pipe 5
0x5
0x6
Pipe 6
0x6
0x7
Pipe 7
0x7
0x8
Pipe 8
0x8
0x9
Pipe 9
0x9
Others
Setting prohibited
true
PIPECFG
Pipe Configuration Register
0x068
16
read-write
0x0000
0xc79f
EPNUM
Endpoint Number
0
3
read-write
DIR
Transfer Direction
4
4
read-write
0
Receiving direction
#0
1
Transmitting direction
#1
SHTNAK
Pipe Disabled at End of Transfer
7
7
read-write
0
Continue pipe operation after transfer ends
#0
1
Disable pipe after transfer ends
#1
CNTMD
Continuous Transfer Mode
8
8
read-write
0
Discontinuous transfer mode
#0
1
Continuous transfer mode
#1
DBLB
Double Buffer Mode
9
9
read-write
0
Single buffer
#0
1
Double buffer
#1
BFRE
BRDY Interrupt Operation Specification
10
10
read-write
0
Generate BRDY interrupt on transmitting or receiving data
#0
1
Generate BRDY interrupt on completion of reading data
#1
TYPE
Transfer Type
14
15
read-write
00
Pipe not used
#00
01
(Pipe 1 to 5) Bulk transfer (Pipe 6 to 9) Setting prohibited
#01
10
(Pipe 1 to 5) Setting prohibited (Pipe 6 to 9) Interrupt transfer
#10
11
(Pipe 1 to 2) Isochronous transfer (Pipe 3 to 9) Setting prohibited
#11
PIPEBUF
Pipe Buffer Register
0x06A
16
read-write
0x0000
0x7cff
BUFNMB
Buffer Number
0
7
read-write
BUFSIZE
Buffer Size
10
14
read-write
PIPEMAXP
Pipe Maximum Packet Size Register
0x06C
16
read-write
0x0000
0xefff
MXPS
Maximum Packet Size
0
10
read-write
DEVSEL
Device Select
12
15
read-write
PIPEPERI
Pipe Cycle Control Register
0x06E
16
read-write
0x0000
0x1007
IITV
Interval Error Detection Interval
0
2
read-write
IFIS
Isochronous IN Buffer Flush
12
12
read-write
0
Do not flush buffer
#0
1
Flush buffer
#1
9
0x4
1-9
PIPE%sCTR
Pipe %s Control Register
0x070
16
read-write
0x0000
0xf7e3
PID
Response PID
0
1
read-write
00
NAK response
#00
01
BUF response (depends on buffer state)
#01
10
STALL response
#10
11
STALL response
#11
PBUSY
Pipe Busy Flag
5
5
read-only
0
Pipe n not in use for the transaction
#0
1
Pipe n in use for the transaction
#1
SQMON
Sequence Toggle Bit Monitor Flag
6
6
read-only
0
DATA0
#0
1
DATA1
#1
SQSET
Sequence Toggle Bit Set
7
7
read-write
0
Invalid (writing 0 has no effect)
#0
1
Set the expected value for the next transaction to DATA1. This bit is read as 0.
#1
SQCLR
Sequence Toggle Bit Clear
8
8
write-only
0
Invalid (writing 0 has no effect)
#0
1
Clear the expected value for the next transaction to DATA0
#1
ACLRM
Auto Buffer Clear Mode
9
9
read-write
0
Disable
#0
1
Enable (initialize all buffers)
#1
ATREPM
Auto Response Mode
10
10
read-write
0
Disable auto response mode
#0
1
Enable auto response mode
#1
CSSTS
CSSTS Status Flag
12
12
read-only
0
Start-split (SSPLIT) transaction, or processing for devices that are not using split transactions, in progress.
#0
1
Complete-split (CSPLIT) transaction in progress.
#1
CSCLR
CSPLIT Status Clear
13
13
write-only
0
Invalid (writing 0 has no effect)
#0
1
Clear CSSTS to 0
#1
INBUFM
Transmit Buffer Monitor Flag
14
14
read-only
0
No data to be transmitted is in the FIFO buffer
#0
1
Data to be transmitted is in the FIFO buffer
#1
BSTS
Buffer Status Flag
15
15
read-only
0
Buffer access disabled
#0
1
Buffer access enabled
#1
5
0x4
1-5
PIPE%sTRE
Pipe %s Transaction Counter Enable Register
0x090
16
read-write
0x0000
0x0300
TRCLR
Transaction Counter Clear
8
8
read-write
0
Invalid (writing 0 has no effect)
#0
1
Clear current counter value
#1
TRENB
Transaction Counter Enable
9
9
read-write
0
Disable transaction counter
#0
1
Enable transaction counter
#1
5
0x4
1-5
PIPE%sTRN
Pipe %s Transaction Counter Register
0x092
16
read-write
0x0000
0xffff
TRNCNT
Transaction Counter
0
15
read-write
10
0x2
0-9
DEVADD%s
Device Address %s Configuration Register
0x0D0
16
read-write
0x0000
0x7fc0
USBSPD
Transfer Speed of Communication Target Device
6
7
read-write
00
Do not use DEVADDm
#00
01
Low speed
#01
10
Full speed
#10
11
High speed
#11
HUBPORT
Communication Target Connecting Hub Port
8
10
read-write
000
Connect directly to the USBHS port
#000
Others
Port number of the hub
true
UPPHUB
Communication Target Connecting Hub Register
11
14
read-write
0x0
Connect directly to the USBHS port
0x0
Others
USB address of the hub. The value as 0xB or more is reserved.
true
DEVADDA
Device Address A Configuration Register
0x0E4
16
read-write
0x0000
0x7fc0
USBSPD
Transfer Speed of Communication Target Device
6
7
read-write
00
Do not use DEVADDm
#00
01
Low speed
#01
10
Full speed
#10
11
High speed
#11
HUBPORT
Communication Target Connecting Hub Port
8
10
read-write
000
Connect directly to the USBHS port
#000
Others
Port number of the hub
true
UPPHUB
Communication Target Connecting Hub Register
11
14
read-write
0x0
Connect directly to the USBHS port
0x0
Others
USB address of the hub. The value as 0xB or more is reserved.
true
LPCTRL
Low Power Control Register
0x100
16
read-write
0x0000
0x0181
HWUPM
Resume Return Mode Setting
7
7
read-write
0
Hardware does not recover while CPU clock inactive
#0
1
Hardware recovers while CPU clock inactive
#1
LPSTS
Low Power Status Register
0x102
16
read-write
0x0000
0x510b
SUSPENDM
UTMI SuspendM Control
14
14
read-write
0
UTMI suspension mode
#0
1
UTMI normal mode
#1
BCCTRL
Battery Charging Control Register
0x140
16
read-write
0x0000
0x033f
IDPSRCE
IDPSRC Control
0
0
read-write
0
Disable IDP_SRC circuit
#0
1
Enable IDP_SRC circuit
#1
IDMSINKE
IDMSINK Control
1
1
read-write
0
Disable IDM_SINK circuit
#0
1
Enable IDM_SINK circuit
#1
VDPSRCE
VDPSRC Control
2
2
read-write
0
Disable VDP_SRC circuit
#0
1
Enable VDP_SRC circuit
#1
IDPSINKE
IDPSINK Control
3
3
read-write
0
Disable IDP_SINK circuit
#0
1
Enable IDP_SINK circuit
#1
VDMSRCE
VDMSRC Control
4
4
read-write
0
Disable VDM_SRC circuit
#0
1
Enable VDM_SRC circuit
#1
DCPMODE
DCP Mode Control
5
5
read-write
0
Disable RDCP_DAT resistor
#0
1
Enable RDCP_DAT resistor
#1
CHGDETSTS
CHGDET Status Flag
8
8
read-only
0
The CHGDET pin is at low level
#0
1
The CHGDET pin is at high level
#1
PDDETSTS
PDDET Status Flag
9
9
read-only
0
The PDDET pin is at low level
#0
1
The PDDET pin is at high level
#1
PL1CTRL1
Function L1 Control Register 1
0x144
16
read-write
0x0000
0x4fff
L1RESPEN
L1 Response Enable
0
0
read-write
0
Do not support LPM
#0
1
Support LPM
#1
L1RESPMD
L1 Response Mode
1
2
read-write
00
NYET response
#00
01
ACK response
#01
10
STALL response
#10
11
Response based on L1NEGOMD setting
#11
L1NEGOMD
L1 Response Negotiation Control
3
3
read-write
0
Return ACK when received HIRD is larger than HIRDTHR[3:0]. Otherwise (including when HIRD = HIRDTHR[3:0]), return NYET
#0
1
Return ACK when received HIRD is smaller than HIRDTHR[3:0]. Otherwise (including when HIRD = HIRDTHR[3:0]), return NYET
#1
DVSQ
DVSQ Extension Flag
4
7
read-only
0000
Powered state
#0000
0001
Default state
#0001
0010
Address state
#0010
0011
Configured state
#0011
01xx
Suspend state
#01xx
10xx
L1 state
#10xx
HIRDTHR
L1 Response Negotiation Threshold Value
8
11
read-write
L1EXTMD
PHY Control Mode at L1 Return
14
14
read-write
0
Do not set LPSTS.SUSPENDM bit through hardware when Host K is received
#0
1
Set LPSTS.SUSPENDM bit through hardware when Host K is received
#1
PL1CTRL2
Function L1 Control Register 2
0x146
16
read-write
0x0000
0x1f00
HIRDMON
HIRD Value Monitor
8
11
read-only
RWEMON
RWE Value Monitor
12
12
read-only
HL1CTRL1
Host L1 Control Register 1
0x148
16
read-write
0x0000
0x0007
L1REQ
L1 Transition Request
0
0
read-write
L1STATUS
L1 Request Completion Status
1
2
read-only
00
ACK received
#00
01
NYET received
#01
10
STALL received
#10
11
Transaction error
#11
HL1CTRL2
Host L1 Control Register 2
0x14A
16
read-write
0x0000
0x9f0f
L1ADDR
LPM Token DeviceAddress
0
3
read-write
HIRD
LPM Token HIRD
8
11
read-write
L1RWE
LPM Token L1 RemoteWake Enable
12
12
read-write
BESL
BESL & Alternate HIRD
15
15
read-write
DPUSR0R
Deep Software Standby USB Transceiver Control/Pin Monitor Register
0x160
32
read-only
0x00000000
0xff4fffff
DOVCAHM
OVRCURA Input Flag
20
20
read-only
DOVCBHM
OVRCURB Input Flag
21
21
read-only
DVBSTSHM
VBUS Input Flag
23
23
read-only
DPUSR1R
Deep Software Standby USB Suspend/Resume Interrupt Register
0x164
32
read-write
0x00000000
0xffffffff
DOVCAHE
OVRCURA Interrupt Enable Clear
4
4
read-write
0
Disable recovery from Deep Software Standby mode
#0
1
Enable recovery from Deep Software Standby mode
#1
DOVCBHE
OVRCURB Interrupt Enable Clear
5
5
read-write
0
Disable recovery from Deep Software Standby mode
#0
1
Enable recovery from Deep Software Standby mode
#1
DVBSTSHE
VBUS Interrupt Enable/Clear
7
7
read-write
0
Disable recovery from Deep Software Standby mode
#0
1
Enable recovery from Deep Software Standby mode
#1
DOVCAH
OVRCURA Interrupt Source Return Status Flag
20
20
read-only
0
System has not recovered from Deep Software Standby mode
#0
1
System recovered from Deep Software Standby mode
#1
DOVCBH
OVRCURB Interrupt Source Return Status Flag
21
21
read-only
0
System has not recovered from Deep Software Standby mode
#0
1
System recovered from Deep Software Standby mode
#1
DVBSTSH
VBUS Interrupt Source Return Status Flag
23
23
read-only
0
System has not recovered from Deep Software Standby mode
#0
1
System recovered from Deep Software Standby mode
#1
DPUSR2R
Deep Software Standby USB Suspend/Resume Interrupt Register
0x168
16
read-write
0x0000
0xffff
DPINT
Indication of Return from DP Interrupt Source
0
0
read-only
0
System has not recovered from Deep Software Standby mode
#0
1
System recovered from Deep Software Standby mode
#1
DMINT
Indication of Return from DM Interrupt Source
1
1
read-only
0
System has not recovered from Deep Software Standby mode
#0
1
System recovered from Deep Software Standby mode
#1
DPVAL
DP Input
4
4
read-only
DMVAL
DM Input
5
5
read-only
DPINTE
DP Interrupt Enable Clear
8
8
read-write
0
Disable recovery from Deep Software Standby mode
#0
1
Enable recovery from Deep Software Standby mode
#1
DMINTE
DM Interrupt Enable Clear
9
9
read-write
0
Disable recovery from Deep Software Standby mode
#0
1
Enable recovery from Deep Software Standby mode
#1
DPUSRCR
Deep Software Standby USB Suspend/Resume Command Register
0x16A
16
read-write
0x0000
0xffff
FIXPHY
USB Transceiver Control Fix
0
0
read-write
0
Normal mode
#0
1
Invoke/recover from Deep Software Standby mode
#1
FIXPHYPD
USB Transceiver Control Fix for PLL
1
1
read-write
0
Normal mode
#0
1
Invoke/recover from Deep Software Standby mode
#1
EDMAC0
DMA Controller for the Ethernet Controller Channel 0
0x40114000
0x00
4
registers
0x08
4
registers
0x10
4
registers
0x18
4
registers
0x20
4
registers
0x28
4
registers
0x30
4
registers
0x38
4
registers
0x40
4
registers
0x48
4
registers
0x50
4
registers
0x58
4
registers
0x64
16
registers
0x78
8
registers
0xC8
8
registers
0xD4
8
registers
EDMR
EDMAC Mode Register
0x00
32
read-write
0x00000000
0xffffffff
SWR
Software Reset
0
0
read-write
DL
Transmit/Receive Descriptor Length
4
5
read-write
00
16 bytes
#00
01
32 bytes
#01
10
64 bytes
#10
11
16 bytes.
#11
DE
Big Endian Mode/Little Endian Mode
6
6
read-write
0
Big endian mode
#0
1
Little endian mode.
#1
EDTRR
EDMAC Transmit Request Register
0x08
32
read-write
0x00000000
0xffffffff
TR
Transmit Request
0
0
read-write
EDRRR
EDMAC Receive Request Register
0x10
32
read-write
0x00000000
0xffffffff
RR
Receive Request
0
0
read-write
0
Disable the receive function
#0
1
Read receive descriptor and enable the receive function.
#1
TDLAR
Transmit Descriptor List Start Address Register
0x18
32
read-write
0x00000000
0xffffffff
RDLAR
Receive Descriptor List Start Address Register
0x20
32
read-write
0x00000000
0xffffffff
EESR
ETHERC/EDMAC Status Register
0x28
32
read-write
0x00000000
0xffffffff
CERF
CRC Error Flag
0
0
read-write
0
CRC error not detected
#0
1
CRC error detected.
#1
PRE
PHY-LSI Receive Error Flag
1
1
read-write
0
PHY-LSI receive error not detected
#0
1
PHY-LSI receive error detected.
#1
RTSF
Frame-Too-Short Error Flag
2
2
read-write
0
Frame-too-short error not detected
#0
1
Frame-too-short error detected.
#1
RTLF
Frame-Too-Long Error Flag
3
3
read-write
0
Frame-too-long error not detected
#0
1
Frame-too-long error detected.
#1
RRF
Alignment Error Flag
4
4
read-write
0
Alignment error not detected
#0
1
Alignment error detected.
#1
RMAF
Multicast Address Frame Receive Flag
7
7
read-write
0
Multicast address frame not received
#0
1
Multicast address frame received.
#1
TRO
Transmit Retry Over Flag
8
8
read-write
0
Transmit retry-over condition not detected
#0
1
Transmit retry-over condition detected.
#1
CD
Late Collision Detect Flag
9
9
read-write
0
Late collision not detected
#0
1
Late collision detected during frame transmission.
#1
DLC
Loss of Carrier Detect Flag
10
10
read-write
0
Loss of carrier not detected
#0
1
Loss of carrier detected during frame transmission.
#1
CND
Carrier Not Detect Flag
11
11
read-write
0
Carrier detected when transmission started
#0
1
Carrier not detected during preamble transmission.
#1
RFOF
Receive FIFO Overflow Flag
16
16
read-write
0
No overflow occurred
#0
1
Overflow occurred.
#1
RDE
Receive Descriptor Empty Flag
17
17
read-write
0
EDMAC detected that the receive descriptor valid bit (RD0.RACT) is 1
#0
1
EDMAC detected that the receive descriptor valid bit (RD0.RACT) is 0.
#1
FR
Frame Receive Flag
18
18
read-write
0
Frame not received
#0
1
Frame received and update of the receive descriptor is complete.
#1
TFUF
Transmit FIFO Underflow Flag
19
19
read-write
0
No underflow occurred
#0
1
Underflow occurred.
#1
TDE
Transmit Descriptor Empty Flag
20
20
read-write
0
EDMAC detected that the transmit descriptor valid bit (TD0.TACT) is 1
#0
1
EDMAC detected that the transmit descriptor valid bit (TD0.TACT) is 0.
#1
TC
Frame Transfer Complete Flag
21
21
read-write
0
Transfer not complete or no transfer requested
#0
1
All frames indicated in the transmit descriptor were completely transferred to the transmit FIFO.
#1
ECI
ETHERC Status Register Source Flag
22
22
read-only
0
ETHERC status interrupt source not detected
#0
1
ETHERC status interrupt source detected.
#1
ADE
Address Error Flag
23
23
read-write
0
Invalid memory address not detected (normal operation)
#0
1
Invalid memory address detected.
#1
RFCOF
Receive Frame Counter Overflow Flag
24
24
read-write
0
Receive frame counter did not overflow
#0
1
Receive frame counter overflowed.
#1
RABT
Receive Abort Detect Flag
25
25
read-write
0
Frame reception not aborted or no reception requested
#0
1
Frame reception aborted.
#1
TABT
Transmit Abort Detect Flag
26
26
read-write
0
Frame transmission not aborted or no transmission requested.
#0
1
Frame transmission aborted.
#1
TWB
Write-Back Complete Flag
30
30
read-write
0
Write-back not complete or no transmission requested
#0
1
Write-back to the transmit descriptor completed.
#1
EESIPR
ETHERC/EDMAC Status Interrupt Enable Register
0x30
32
read-write
0x00000000
0xffffffff
CERFIP
CRC Error Interrupt Request Enable
0
0
read-write
0
Disable CRC error interrupt requests
#0
1
Enable CRC error interrupt requests.
#1
PREIP
PHY-LSI Receive Error Interrupt Request Enable
1
1
read-write
0
Disable PHY-LSI receive error interrupt requests
#0
1
Enable PHY-LSI receive error interrupt requests.
#1
RTSFIP
Frame-Too-Short Error Interrupt Request Enable
2
2
read-write
0
Disable frame-too-short error interrupt requests
#0
1
Enable frame-too-short error interrupt requests.
#1
RTLFIP
Frame-Too-Long Error Interrupt Request Enable
3
3
read-write
0
Disable frame-too-long error interrupt requests
#0
1
Enable frame-too-long error interrupt requests.
#1
RRFIP
Alignment Error Interrupt Request Enable
4
4
read-write
0
Disable alignment error interrupt requests
#0
1
Enable alignment error interrupt requests.
#1
RMAFIP
Multicast Address Frame Receive Interrupt Request Enable
7
7
read-write
0
Disable multicast address frame receive interrupt requests
#0
1
Enable multicast address frame receive interrupt requests.
#1
TROIP
Transmit Retry Over Interrupt Request Enable
8
8
read-write
0
Disable transmit retry over interrupt requests
#0
1
Enable transmit retry over interrupt requests.
#1
CDIP
Late Collision Detect Interrupt Request Enable
9
9
read-write
0
Disable late collision detected interrupt requests
#0
1
Enable late collision detected interrupt requests.
#1
DLCIP
Loss of Carrier Detect Interrupt Request Enable
10
10
read-write
0
Disable loss of carrier detected interrupt requests
#0
1
Enable loss of carrier detected interrupt requests.
#1
CNDIP
Carrier Not Detect Interrupt Request Enable
11
11
read-write
0
Disable carrier not detected interrupt requests
#0
1
Enable carrier not detected interrupt requests.
#1
RFOFIP
Receive FIFO Overflow Interrupt Request Enable
16
16
read-write
0
Disable overflow interrupt requests
#0
1
Enable overflow interrupt requests.
#1
RDEIP
Receive Descriptor Empty Interrupt Request Enable
17
17
read-write
0
Disable receive descriptor empty interrupt requests
#0
1
Enable receive descriptor empty interrupt requests.
#1
FRIP
Frame Receive Interrupt Request Enable
18
18
read-write
0
Disable frame reception interrupt requests
#0
1
Enable frame reception interrupt requests.
#1
TFUFIP
Transmit FIFO Underflow Interrupt Request Enable
19
19
read-write
0
Disable underflow interrupt requests
#0
1
Enable underflow interrupt requests.
#1
TDEIP
Transmit Descriptor Empty Interrupt Request Enable
20
20
read-write
0
Disable transmit descriptor empty interrupt requests
#0
1
Enable transmit descriptor empty interrupt requests.
#1
TCIP
Frame Transfer Complete Interrupt Request Enable
21
21
read-write
0
Disable frame transmission complete interrupt requests
#0
1
Enable frame transmission complete interrupt requests.
#1
ECIIP
ETHERC Status Register Source Interrupt Request Enable
22
22
read-write
0
Disable ETHERC status interrupt requests
#0
1
Enable ETHERC status interrupt requests.
#1
ADEIP
Address Error Interrupt Request Enable
23
23
read-write
0
Disable address error interrupt requests
#0
1
Enable address error interrupt requests.
#1
RFCOFIP
Receive Frame Counter Overflow Interrupt Request Enable
24
24
read-write
0
Disable receive frame counter overflow interrupt requests
#0
1
Enable receive frame counter overflow interrupt requests.
#1
RABTIP
Receive Abort Detect Interrupt Request Enable
25
25
read-write
0
Disable receive abort detected interrupt requests
#0
1
Enable receive abort detected interrupt requests.
#1
TABTIP
Transmit Abort Detect Interrupt Request Enable
26
26
read-write
0
Disable transmit abort detected interrupt requests
#0
1
Enable transmit abort detected interrupt requests.
#1
TWBIP
Write-Back Complete Interrupt Request Enable
30
30
read-write
0
Disable write-back complete interrupt requests
#0
1
Enable write-back complete interrupt requests.
#1
TRSCER
ETHERC/EDMAC Transmit/Receive Status Copy Enable Register
0x38
32
read-write
0x00000000
0xffffffff
RRFCE
RRF Flag Copy Enable
4
4
read-write
0
Reflect the EESR.RRF flag status in the RD0.RFE bit of the receive descriptor
#0
1
Do not reflect the EESR.RRF flag status in the RD0.RFE bit of the receive descriptor.
#1
RMAFCE
RMAF Flag Copy Enable
7
7
read-write
0
Reflect the EESR.RMAF flag status in the RD0.RFE bit of the receive descriptor
#0
1
Do not reflect the EESR.RMAF flag status in the RD0.RFE bit of the receive descriptor.
#1
RMFCR
Missed-Frame Counter Register
0x40
32
read-write
0x00000000
0xffffffff
MFC
Missed-Frame Counter
0
15
read-write
TFTR
Transmit FIFO Threshold Register
0x48
32
read-write
0x00000000
0xffffffff
TFT
Transmit FIFO Threshold
0
10
read-write
FDR
FIFO Depth Register
0x50
32
read-write
0x00000000
0xffffffff
RFD
Receive FIFO Depth
0
4
read-write
0x0F
4096 bytes
0x0f
Others
settings prohibited
true
TFD
Transmit FIFO Depth
8
12
read-write
0x07
2048 bytes
0x07
Others
settings prohibited
true
RMCR
Receive Method Control Register
0x58
32
read-write
0x00000000
0xffffffff
RNR
Receive Request Reset
0
0
read-write
0
EDRRR.RR bit (receive request bit) is cleared to 0 when one frame is received
#0
1
EDRRR.RR bit (receive request bit) is not cleared to 0 when one frame is received.
#1
TFUCR
Transmit FIFO Underflow Counter
0x64
32
read-write
0x00000000
0xffffffff
UNDER
Transmit FIFO Underflow Count
0
15
read-write
RFOCR
Receive FIFO Overflow Counter
0x68
32
read-write
0x00000000
0xffffffff
OVER
Receive FIFO Overflow Count
0
15
read-write
IOSR
Independent Output Signal Setting Register
0x6C
32
read-write
0x00000000
0xffffffff
ELB
External Loopback Mode
0
0
read-write
0
Output low on the ET0_EXOUT pin
#0
1
Output high on the ET0_EXOUT pin.
#1
FCFTR
Flow Control Start FIFO Threshold Setting Register
0x70
32
read-write
0x00070007
0xffffffff
RFDO
Receive FIFO Data PAUSE Output Threshold
0
2
read-write
RFFO
Receive FIFO Frame PAUSE Output Threshold
16
18
read-write
RPADIR
Receive Data Padding Insert Register
0x78
32
read-write
0x00000000
0xffffffff
PADR
Padding Slot
0
5
read-write
PADS
Padding Size
16
17
read-write
00
Do not insert padding
#00
Others
settings prohibited
true
TRIMD
Transmit Interrupt Setting Register
0x7C
32
read-write
0x00000000
0xffffffff
TIS
Transmit Interrupt Enable
0
0
read-write
0
Disable transmit interrupts
#0
1
Enable transmit Interrupts.
#1
TIM
Transmit Interrupt Mode
4
4
read-write
0
Select transmission complete interrupt mode, where an interrupt occurs when a frame is transmitted
#0
1
Select write-back complete interrupt mode, where an interrupt occurs when write-back to the transmit descriptor is complete while the TWBI bit is 1.
#1
RBWAR
Receive Buffer Write Address Register
0xC8
32
read-only
0x00000000
0xffffffff
RDFAR
Receive Descriptor Fetch Address Register
0xCC
32
read-only
0x00000000
0xffffffff
TBRAR
Transmit Buffer Read Address Register
0xD4
32
read-only
0x00000000
0xffffffff
TDFAR
Transmit Descriptor Fetch Address Register
0xD8
32
read-only
0x00000000
0xffffffff
ETHERC0
Ethernet Controller Channel 0
0x40114100
0x00
4
registers
0x08
4
registers
0x10
4
registers
0x18
4
registers
0x20
4
registers
0x28
4
registers
0x40
4
registers
0x50
12
registers
0x60
16
registers
0xC0
4
registers
0xC8
4
registers
0xD0
16
registers
0xE4
24
registers
ECMR
ETHERC Mode Register
0x00
32
read-write
0x00000000
0xffffffff
PRM
Promiscuous Mode
0
0
read-write
0
Disable promiscuous mode
#0
1
Enable promiscuous mode.
#1
DM
Duplex Mode
1
1
read-write
0
Half-duplex mode
#0
1
Full-duplex mode.
#1
RTM
Bit Rate
2
2
read-write
0
10 Mbps
#0
1
100 Mbps.
#1
ILB
Internal Loopback Mode
3
3
read-write
0
Perform normal data transmission or reception
#0
1
Loop data back in the ETHERC when full-duplex mode is selected.
#1
TE
Transmission Enable
5
5
read-write
0
Disable transmit function
#0
1
Enable transmit function.
#1
RE
Reception Enable
6
6
read-write
0
Disable receive function
#0
1
Enable receive function.
#1
MPDE
Magic Packet Detection Enable
9
9
read-write
0
Disable Magic Packet detection
#0
1
Enable Magic Packet detection.
#1
PRCEF
CRC Error Frame Receive Mode
12
12
read-write
0
Notify EDMAC of a CRC error
#0
1
Do not notify EDMAC of a CRC error.
#1
TXF
Transmit Flow Control Operating Mode
16
16
read-write
0
Disable automatic PAUSE frame transmission (PAUSE frame is not automatically transmitted)
#0
1
Enable automatic PAUSE frame transmission (PAUSE frame is automatically transmitted as required).
#1
RXF
Receive Flow Control Operating Mode
17
17
read-write
0
Disable PAUSE frame detection
#0
1
Enable PAUSE frame detection.
#1
PFR
PAUSE Frame Receive Mode
18
18
read-write
0
Do not transfer PAUSE frame to the EDMAC
#0
1
Transfer PAUSE frame to the EDMAC.
#1
ZPF
0 Time PAUSE Frame Enable
19
19
read-write
0
Do not use PAUSE frames that containing a pause_time parameter of 0
#0
1
Use PAUSE frames that containing a pause_time parameter of 0.
#1
TPC
PAUSE Frame Transmit
20
20
read-write
0
Transmit PAUSE frame even during a PAUSE period
#0
1
Do not transmit PAUSE frame during a PAUSE period.
#1
RFLR
Receive Frame Maximum Length Register
0x08
32
read-write
0x00000000
0xffffffff
RFL
Receive Frame Maximum Length
0
11
read-write
ECSR
ETHERC Status Register
0x10
32
read-write
0x00000000
0xffffffff
ICD
False Carrier Detect Flag
0
0
read-write
0
PHY-LSI has not detected a false carrier on the line
#0
1
PHY-LSI detected a false carrier on the line.
#1
MPD
Magic Packet Detect Flag
1
1
read-write
0
Magic Packet not detected
#0
1
Magic Packet detected.
#1
LCHNG
Link Signal Change Flag
2
2
read-write
0
Change in the ET0_LINKSTA signal not detected
#0
1
Change in the ET0_LINKSTA signal detected (high to low, or low to high).
#1
PSRTO
PAUSE Frame Retransmit Over Flag
4
4
read-write
0
PAUSE frame retransmit count has not reached the upper limit
#0
1
PAUSE frame retransmit count reached the upper limit.
#1
BFR
Continuous Broadcast Frame Reception Flag
5
5
read-write
0
Continuous reception of broadcast frames not detected
#0
1
Continuous reception of broadcast frames detected.
#1
ECSIPR
ETHERC Interrupt Enable Register
0x18
32
read-write
0x00000000
0xffffffff
ICDIP
False Carrier Detect Interrupt Enable
0
0
read-write
0
Disable interrupt notification
#0
1
Enable interrupt notification.
#1
MPDIP
Magic Packet Detect Interrupt Enable
1
1
read-write
0
Disable interrupt notification
#0
1
Enable interrupt notification.
#1
LCHNGIP
LINK Signal Change Interrupt Enable
2
2
read-write
0
Disable interrupt notification
#0
1
Enable interrupt notification.
#1
PSRTOIP
PAUSE Frame Retransmit Over Interrupt Enable
4
4
read-write
0
Disable interrupt notification
#0
1
Enable interrupt notification.
#1
BFSIPR
Continuous Broadcast Frame Reception Interrupt Enable
5
5
read-write
0
Disable interrupt notification
#0
1
Enable interrupt notification.
#1
PIR
PHY Interface Register
0x20
32
read-write
0x00000000
0xfffffff7
MDC
MII/RMII Management Data Clock
0
0
read-write
MMD
MII/RMII Management Mode
1
1
read-write
0
Read
#0
1
Write.
#1
MDO
MII/RMII Management Data-Out
2
2
read-write
MDI
MII/RMII Management Data-In
3
3
read-only
PSR
PHY Status Register
0x28
32
read-only
0x00000000
0xfffffffe
LMON
ET0_LINKSTA Pin Status Flag
0
0
read-only
RDMLR
Random Number Generation Counter Upper Limit Setting Register
0x40
32
read-write
0x00000000
0xffff0000
RMD
Random Number Generation Counter
0
19
read-write
IPGR
Interpacket Gap Register
0x50
32
read-write
0x00000014
0xffffffff
IPG
0
4
read-write
APR
Automatic PAUSE Frame Register
0x54
32
read-write
0x00000000
0xffffffff
AP
Automatic PAUSE Time Setting
0
15
read-write
MPR
Manual PAUSE Frame Register
0x58
32
read-write
0x00000000
0xffff0000
MP
Manual PAUSE Time Setting
0
15
read-write
RFCF
Received PAUSE Frame Counter
0x60
32
read-only
0x00000000
0xffffffff
RPAUSE
Received PAUSE Frame Count
0
7
read-only
TPAUSER
PAUSE Frame Retransmit Count Setting Register
0x64
32
read-write
0x00000000
0xffffffff
TPAUSE
0
15
read-write
TPAUSECR
PAUSE Frame Retransmit Counter
0x68
32
read-only
0x00000000
0xffffffff
TXP
PAUSE Frame Retransmit Count
0
7
read-only
BCFRR
Broadcast Frame Receive Count Setting Register
0x6C
32
read-write
0x00000000
0xffffffff
BCF
0
15
read-write
MAHR
MAC Address Upper Bit Register
0xC0
32
read-write
0x00000000
0xffffffff
MAHR
MAC Address Upper Bit
0
31
read-write
MALR
MAC Address Lower Bit Register
0xC8
32
read-write
0x00000000
0xffffffff
MALR
MAC Address Lower Bit
0
15
read-write
TROCR
Transmit Retry Over Counter Register
0xD0
32
read-write
0x00000000
0xffffffff
TROCR
Transmit Retry Over Counter
0
31
read-write
CDCR
Late Collision Detect Counter Register
0xD4
32
read-write
0x00000000
0xffffffff
CDCR
Late Collision Detect Counter
0
31
read-write
LCCR
Lost Carrier Counter Register
0xD8
32
read-write
0x00000000
0xffffffff
LCCR
Lost Carrier Counter
0
31
read-write
CNDCR
Carrier Not Detect Counter Register
0xDC
32
read-write
0x00000000
0xffffffff
CNDCR
Carrier Not Detect Counter
0
31
read-write
CEFCR
CRC Error Frame Receive Counter Register
0xE4
32
read-write
0x00000000
0xffffffff
CEFCR
CRC Error Frame Receive Counter
0
31
read-write
FRECR
Frame Receive Error Counter Register
0xE8
32
read-write
0x00000000
0xffffffff
FRECR
Frame Receive Error Counter
0
31
read-write
TSFRCR
Too-Short Frame Receive Counter Register
0xEC
32
read-write
0x00000000
0xffffffff
TSFRCR
Too-Short Frame Receive Counter
0
31
read-write
TLFRCR
Too-Long Frame Receive Counter Register
0xF0
32
read-write
0x00000000
0xffffffff
TLFRCR
Too-Long Frame Receive Counter
0
31
read-write
RFCR
Received Alignment Error Frame Counter Register
0xF4
32
read-write
0x00000000
0xffffffff
RFCR
Received Alignment Error Frame Counter
0
31
read-write
MAFCR
Multicast Address Frame Receive Counter Register
0xF8
32
read-write
0x00000000
0xffffffff
MAFCR
Multicast Address Frame Receive Counter
0
31
read-write
SCI0
Serial Communication Interface
0x40118000
0x00
30
registers
SMR
Serial Mode Register for Non-Smart Card Interface Mode (SCMR.SMIF = 0)
0x00
8
read-write
0x00
0xff
CKS
Clock Select
0
1
read-write
00
PCLK clock (n = 0)
#00
01
PCLK/4 clock (n = 1)
#01
10
PCLK/16 clock (n = 2)
#10
11
PCLK/64 clock (n = 3)
#11
MP
Multi-Processor Mode
2
2
read-write
0
Disable multi-processor communications function
#0
1
Enable multi-processor communications function
#1
STOP
Stop Bit Length
3
3
read-write
0
1 stop bit
#0
1
2 stop bits
#1
PM
Parity Mode
4
4
read-write
0
Even parity
#0
1
Odd parity
#1
PE
Parity Enable
5
5
read-write
0
When transmitting: Do not add parity bit When receiving: Do not check parity bit
#0
1
When transmitting: Add parity bit When receiving: Check parity bit
#1
CHR
Character Length
6
6
read-write
0
SCMR.CHR1 = 0: Transmit/receive in 9-bit data length SCMR.CHR1 = 1: Transmit/receive in 8-bit data length (initial value)
#0
1
SCMR.CHR1 = 0: Transmit/receive in 9-bit data length SCMR.CHR1 = 1: Transmit/receive in 7-bit data length
#1
CM
Communication Mode
7
7
read-write
0
Asynchronous mode or simple IIC mode
#0
1
Clock synchronous mode or simple SPI mode
#1
SMR_SMCI
Serial Mode Register for Smart Card Interface Mode (SCMR.SMIF = 1)
SMR
0x00
8
read-write
0x00
0xff
CKS
Clock Select
0
1
read-write
00
PCLK clock (n = 0)
#00
01
PCLK/4 clock (n = 1)
#01
10
PCLK/16 clock (n = 2)
#10
11
PCLK/64 clock (n = 3)
#11
BCP
Base Clock Pulse
2
3
read-write
PM
Parity Mode
4
4
read-write
0
Even parity
#0
1
Odd parity
#1
PE
Parity Enable
5
5
read-write
BLK
Block Transfer Mode
6
6
read-write
0
Normal mode operation
#0
1
Block transfer mode operation
#1
GM
GSM Mode
7
7
read-write
0
Normal mode operation
#0
1
GSM mode operation
#1
BRR
Bit Rate Register
0x01
8
read-write
0xff
0xff
SCR
Serial Control Register for Non-Smart Card Interface Mode (SCMR.SMIF = 0)
0x02
8
read-write
0x00
0xff
CKE
Clock Enable
0
1
read-write
00
In asynchronous mode, the SCKn pin is available for use as an I/O port based on the I/O port settings. In clock synchronous mode, the SCKn pin functions as the clock output pin.
#00
01
In asynchronous mode, a clock with the same frequency as the bit rate is output from the SCKn pin. In clock synchronous mode, the SCKn pin functions as the clock output pin.
#01
Others
In asynchronous mode, input a clock with a frequency 16 times the bit rate from the SCKn pin when the SEMR.ABCS bit is 0. Input a clock signal with a frequency eight times the bit rate when the SEMR.ABCS bit is 1. The SCKn pin is available for use as an I/O port based on the I/O port settings when the GPT clock is used. In clock synchronous mode, the SCKn pin functions as the clock input pin.
true
TEIE
Transmit End Interrupt Enable
2
2
read-write
0
Disable SCIn_TEI interrupt requests
#0
1
Enable SCIn_TEI interrupt requests
#1
MPIE
Multi-Processor Interrupt Enable
3
3
read-write
0
Normal reception
#0
1
When data with the multi-processor bit set to 0 is received, the data is not read, and setting the status flags RDRF, ORER, and FER in SSR to 1 and the status flags SYER, PFER, and SBER in MESR are disabled. When data with the multi-processor bit set to 1 is received, the MPIE bit is automatically set to 0, and normal reception is resumed.
#1
RE
Receive Enable
4
4
read-write
0
Disable serial reception
#0
1
Enable serial reception
#1
TE
Transmit Enable
5
5
read-write
0
Disable serial transmission
#0
1
Enable serial transmission
#1
RIE
Receive Interrupt Enable
6
6
read-write
0
Disable SCIn_RXI and SCIn_ERI interrupt requests
#0
1
Enable SCIn_RXI and SCIn_ERI interrupt requests
#1
TIE
Transmit Interrupt Enable
7
7
read-write
0
Disable SCIn_TXI interrupt requests
#0
1
Enable SCIn_TXI interrupt requests
#1
SCR_SMCI
Serial Control Register for Smart Card Interface Mode (SCMR.SMIF = 1)
SCR
0x02
8
read-write
0x00
0xff
CKE
Clock Enable
0
1
read-write
00
When SMR_SMCI.GM = 0: Disable output The SCKn pin is available for use as an I/O port if set up in the I/O port settings When SMR_SMCI.GM = 1: Fix output low
#00
01
When SMR_SMCI.GM = 0: Output clock When SMR_SMCI.GM = 1: Output clock
#01
10
When SMR_SMCI.GM = 0: Setting prohibited When SMR_SMCI.GM = 1: Fix output high
#10
11
When SMR_SMCI.GM = 0: Setting prohibited When SMR_SMCI.GM = 1: Output clock
#11
TEIE
Transmit End Interrupt Enable
2
2
read-write
MPIE
Multi-Processor Interrupt Enable
3
3
read-write
RE
Receive Enable
4
4
read-write
0
Disable serial reception
#0
1
Enable serial reception
#1
TE
Transmit Enable
5
5
read-write
0
Disable serial transmission
#0
1
Enable serial transmission
#1
RIE
Receive Interrupt Enable
6
6
read-write
0
Disable SCIn_RXI and SCIn_ERI interrupt requests
#0
1
Enable SCIn_RXI and SCIn_ERI interrupt requests
#1
TIE
Transmit Interrupt Enable
7
7
read-write
0
Disable SCIn_TXI interrupt requests
#0
1
Enable SCIn_TXI interrupt requests
#1
TDR
Transmit Data Register
0x03
8
read-write
0xff
0xff
SSR
Serial Status Register for Non-Smart Card Interface and Non-FIFO Mode (SCMR.SMIF = 0, FCR.FM = 0, and MMR.MANEN = 0)
0x04
8
read-write
0x84
0xff
MPBT
Multi-Processor Bit Transfer
0
0
read-write
0
Data transmission cycle
#0
1
ID transmission cycle
#1
MPB
Multi-Processor
1
1
read-only
0
Data transmission cycle
#0
1
ID transmission cycle
#1
TEND
Transmit End Flag
2
2
read-only
0
A character is being transmitted
#0
1
Character transfer is complete
#1
PER
Parity Error Flag
3
3
read-write
0
No parity error occurred
#0
1
Parity error occurred
#1
FER
Framing Error Flag
4
4
read-write
0
No framing error occurred
#0
1
Framing error occurred
#1
ORER
Overrun Error Flag
5
5
read-write
0
No overrun error occurred
#0
1
Overrun error occurred
#1
RDRF
Receive Data Full Flag
6
6
read-write
0
No received data in RDR register
#0
1
Received data in RDR register
#1
TDRE
Transmit Data Empty Flag
7
7
read-write
0
Transmit data in TDR register
#0
1
No transmit data in TDR register
#1
SSR_FIFO
Serial Status Register for Non-Smart Card Interface and FIFO Mode (SCMR.SMIF = 0, FCR.FM = 1, and MMR.MANEN = 0)
SSR
0x04
8
read-write
0x80
0xfd
DR
Receive Data Ready Flag
0
0
read-write
0
Receiving is in progress, or no received data remains in FRDRHL after successfully completed reception (receive FIFO empty)
#0
1
Next receive data is not received for a period after normal receiving is complete, when the amount of data stored in the FIFO is equal to or less than the receive triggering number
#1
TEND
Transmit End Flag
2
2
read-write
0
A character is being transmitted
#0
1
Character transfer is complete
#1
PER
Parity Error Flag
3
3
read-write
0
No parity error occurred
#0
1
Parity error occurred
#1
FER
Framing Error Flag
4
4
read-write
0
No framing error occurred
#0
1
Framing error occurred
#1
ORER
Overrun Error Flag
5
5
read-write
0
No overrun error occurred
#0
1
Overrun error occurred
#1
RDF
Receive FIFO Data Full Flag
6
6
read-write
0
The amount of receive data written in FRDRHL is less than the specified receive triggering number
#0
1
The amount of receive data written in FRDRHL is equal to or greater than the specified receive triggering number
#1
TDFE
Transmit FIFO Data Empty Flag
7
7
read-write
0
The amount of transmit data written in FTDRHL exceeds the specified transmit triggering number
#0
1
The amount of transmit data written in FTDRHL is equal to or less than the specified transmit triggering number
#1
SSR_SMCI
Serial Status Register for Smart Card Interface Mode (SCMR.SMIF = 1, and MMR.MANEN = 0)
SSR
0x04
8
read-write
0x84
0xff
MPBT
Multi-Processor Bit Transfer
0
0
read-write
MPB
Multi-Processor
1
1
read-only
TEND
Transmit End Flag
2
2
read-only
0
A character is being transmitted
#0
1
Character transfer is complete
#1
PER
Parity Error Flag
3
3
read-write
0
No parity error occurred
#0
1
Parity error occurred
#1
ERS
Error Signal Status Flag
4
4
read-write
0
No low error signal response
#0
1
Low error signal response occurred
#1
ORER
Overrun Error Flag
5
5
read-write
0
No overrun error occurred
#0
1
Overrun error occurred
#1
RDRF
Receive Data Full Flag
6
6
read-write
0
No received data in RDR register
#0
1
Received data in RDR register
#1
TDRE
Transmit Data Empty Flag
7
7
read-write
0
Transmit data in TDR register
#0
1
No transmit data in TDR register
#1
RDR
Receive Data Register
0x05
8
read-only
0x00
0xff
SCMR
Smart Card Mode Register
0x06
8
read-write
0xf2
0xff
SMIF
Smart Card Interface Mode Select
0
0
read-write
0
Non-smart card interface mode (asynchronous mode, clock synchronous mode, simple SPI mode, or simple IIC mode)
#0
1
Smart card interface mode
#1
SINV
Transmitted/Received Data Invert
2
2
read-write
0
TDR contents are transmitted as they are. Received data is stored as received in the RDR register.
#0
1
TDR register contents are inverted before transmission. Receive data is stored in inverted form in the RDR register.
#1
SDIR
Transmitted/Received Data Transfer Direction
3
3
read-write
0
Transfer LSB-first
#0
1
Transfer MSB-first
#1
CHR1
Character Length 1
4
4
read-write
0
SMR.CHR = 0: Transmit/receive in 9-bit data length SMR.CHR = 1: Transmit/receive in 9-bit data length
#0
1
SMR.CHR = 0: Transmit/receive in 8-bit data length (initial value) SMR.CHR = 1: Transmit/receive in 7-bit data length
#1
BCP2
Base Clock Pulse 2
7
7
read-write
SEMR
Serial Extended Mode Register
0x07
8
read-write
0x00
0xff
ACS0
Asynchronous Mode Clock Source Select
0
0
read-write
0
External clock input
#0
1
Logical AND of compare matches output from the internal GPT. These bit for the other SCI channels than SCIn (n = 1, 2) are reserved.
#1
PADIS
Preamble function Disable
1
1
read-write
0
Preamble output function is enabled
#0
1
Preamble output function is disabled These bits for the other SCI channels than SCIn (n = 0, 3 to 9) are reserved.
#1
BRME
Bit Rate Modulation Enable
2
2
read-write
0
Disable bit rate modulation function
#0
1
Enable bit rate modulation function
#1
ABCSE
Asynchronous Mode Extended Base Clock Select 1
3
3
read-write
0
Clock cycles for 1-bit period determined by combination of the BGDM and ABCS bits in the SEMR register
#0
1
Baud rate is 6 base clock cycles for 1-bit period These bits for the other SCI channels than SCIn (n = 0, 3 to 9) are reserved.
#1
ABCS
Asynchronous Mode Base Clock Select
4
4
read-write
0
Select 16 base clock cycles for 1-bit period
#0
1
Select 8 base clock cycles for 1-bit period
#1
NFEN
Digital Noise Filter Function Enable
5
5
read-write
0
In asynchronous mode: Disable noise cancellation function for RXDn input signal In simple I2C mode: Disable noise cancellation function for SCLn and SDAn input signals
#0
1
In asynchronous mode: Enable noise cancellation function for RXDn input signal In simple I2C mode: Enable noise cancellation function for SCLn and SDAn input signals
#1
BGDM
Baud Rate Generator Double-Speed Mode Select
6
6
read-write
0
Output clock from baud rate generator with normal frequency
#0
1
Output clock from baud rate generator with doubled frequency
#1
RXDESEL
Asynchronous Start Bit Edge Detection Select
7
7
read-write
0
Detect low level on RXDn pin as start bit
#0
1
Detect falling edge of RXDn pin as start bit
#1
SNFR
Noise Filter Setting Register
0x08
8
read-write
0x00
0xff
NFCS
Noise Filter Clock Select
0
2
read-write
000
In asynchronous mode: Use clock signal divided by 1 with noise filter In simple I2C mode: Setting prohibited
#000
001
In asynchronous mode: Setting prohibited In simple I2C mode: Use clock signal divided by 1 with noise filter
#001
010
In asynchronous mode: Setting prohibited In simple I2C mode: Use clock signal divided by 2 with noise filter
#010
011
In asynchronous mode: Setting prohibited In simple I2C mode: Use clock signal divided by 4 with noise filter
#011
100
In asynchronous mode: Setting prohibited In simple I2C mode: Use clock signal divided by 8 with noise filter
#100
Others
Setting prohibited
true
SIMR1
IIC Mode Register 1
0x09
8
read-write
0x00
0xff
IICM
Simple IIC Mode Select
0
0
read-write
0
SCMR.SMIF = 0: Asynchronous mode (including multi-processor mode), clock synchronous mode, or simple SPI mode SCMR.SMIF = 1: Smart card interface mode
#0
1
SCMR.SMIF = 0: Simple IIC mode SCMR.SMIF = 1: Setting prohibited
#1
IICDL
SDAn Delay Output Select
3
7
read-write
0x00
No output delay
0x00
Others
(IICDL - 1) to (IICDL) cycles
true
SIMR2
IIC Mode Register 2
0x0A
8
read-write
0x00
0xff
IICINTM
IIC Interrupt Mode Select
0
0
read-write
0
Use ACK/NACK interrupts
#0
1
Use reception and transmission interrupts
#1
IICCSC
Clock Synchronization
1
1
read-write
0
Do not synchronize with clock signal
#0
1
Synchronize with clock signal
#1
IICACKT
ACK Transmission Data
5
5
read-write
0
ACK transmission
#0
1
NACK transmission and ACK/NACK reception
#1
SIMR3
IIC Mode Register 3
0x0B
8
read-write
0x00
0xff
IICSTAREQ
Start Condition Generation
0
0
read-write
0
Do not generate start condition
#0
1
Generate start condition
#1
IICRSTAREQ
Restart Condition Generation
1
1
read-write
0
Do not generate restart condition
#0
1
Generate restart condition
#1
IICSTPREQ
Stop Condition Generation
2
2
read-write
0
Do not generate stop condition
#0
1
Generate stop condition
#1
IICSTIF
Issuing of Start, Restart, or Stop Condition Completed Flag
3
3
read-write
0
No requests are being made for generating conditions, or a condition is being generated
#0
1
Generation of start, restart, or stop condition is complete. When 0 is written to IICSTIF, it is set to 0
#1
IICSDAS
SDAn Output Select
4
5
read-write
00
Output serial data
#00
01
Generate start, restart, or stop condition
#01
10
Output low on SDAn pin
#10
11
Drive SDAn pin to high-impedance state
#11
IICSCLS
SCLn Output Select
6
7
read-write
00
Output serial clock
#00
01
Generate start, restart, or stop condition
#01
10
Output low on SCLn pin
#10
11
Drive SCLn pin to high-impedance state
#11
SISR
IIC Status Register
0x0C
8
read-only
0x00
0xcb
IICACKR
ACK Reception Data Flag
0
0
read-only
0
ACK received
#0
1
NACK received
#1
SPMR
SPI Mode Register
0x0D
8
read-write
0x00
0xff
SSE
SSn Pin Function Enable
0
0
read-write
0
Disable SSn pin function
#0
1
Enable SSn pin function
#1
CTSE
CTS Enable
1
1
read-write
0
Disable CTS function (enable RTS output function)
#0
1
Enable CTS function
#1
MSS
Master Slave Select
2
2
read-write
0
Transmit through TXDn pin and receive through RXDn pin (master mode)
#0
1
Receive through TXDn pin and transmit through RXDn pin (slave mode)
#1
CTSPEN
CTS external pin Enable
3
3
read-write
0
Alternate setting to use CTS and RTS functions as either one terminal
#0
1
Dedicated setting for separately using CTS and RTS functions with 2 terminals These bits for the other SCI channels than SCIn (n = 0, 3 to 9) are reserved.
#1
MFF
Mode Fault Flag
4
4
read-write
0
No mode fault error
#0
1
Mode fault error
#1
CKPOL
Clock Polarity Select
6
6
read-write
0
Do not invert clock polarity
#0
1
Invert clock polarity
#1
CKPH
Clock Phase Select
7
7
read-write
0
Do not delay clock
#0
1
Delay clock
#1
FTDRHL
Transmit FIFO Data Register
0x0E
16
write-only
0xffff
0xffff
TDAT
Serial transmit data
0
8
write-only
MPBT
Multi-Processor Transfer Bit Flag
9
9
write-only
0
Data transmission cycle
#0
1
ID transmission cycle
#1
TDRHL
Transmit Data Register for Non-Manchester mode (MMR.MANEN = 0)
FTDRHL
0x0E
16
read-write
0xffff
0xffff
TDAT
Serial Transmit Data
0
8
read-write
FTDRH
Transmit FIFO Data Register
FTDRHL
0x0E
8
write-only
0xff
0xff
MPBT
Multi-Processor Transfer Bit Flag
1
1
write-only
0
Data transmission cycle
#0
1
ID transmission cycle
#1
FTDRL
Transmit FIFO Data Register
FTDRHL
0x0F
8
write-only
0xff
0xff
TDAT
Serial transmit data
0
7
write-only
FRDRHL
Receive FIFO Data Register
0x10
16
read-only
0x0000
0xffff
RDAT
Serial receive data
0
8
read-only
MPB
Multi-Processor Bit Flag
9
9
read-only
0
Data transmission cycle
#0
1
ID transmission cycle
#1
DR
Receive Data Ready Flag
10
10
read-only
0
Receiving is in progress, or no received data remains in the FRDRH and FRDRL registers after successfully completed reception
#0
1
Next receive data is not received for a period after successfully completed reception
#1
PER
Parity Error Flag
11
11
read-only
0
No parity error occurred in the first data of FRDRH and FRDRL
#0
1
Parity error occurred in the first data of FRDRH and FRDRL
#1
FER
Framing Error Flag
12
12
read-only
0
No framing error occurred in the first data of FRDRH and FRDRL
#0
1
Framing error occurred in the first data of FRDRH and FRDRL
#1
ORER
Overrun Error Flag
13
13
read-only
0
No overrun error occurred
#0
1
Overrun error occurred
#1
RDF
Receive FIFO Data Full Flag
14
14
read-only
0
The amount of receive data written in FRDRH and FRDRL is less than the specified receive triggering number
#0
1
The amount of receive data written in FRDRH and FRDRL is equal to or greater than the specified receive triggering number
#1
RDRHL
Receive Data Register for Non-Manchester mode (MMR.MANEN = 0)
FRDRHL
0x10
16
read-only
0x0000
0xffff
RDAT
Serial Receive Data
0
8
read-only
FRDRH
Receive FIFO Data Register
FRDRHL
0x10
8
read-only
0x00
0xff
MPB
Multi-Processor Bit Flag
1
1
read-only
0
Data transmission cycle
#0
1
ID transmission cycle
#1
DR
Receive Data Ready Flag
2
2
read-only
0
Receiving is in progress, or no received data remains in the FRDRH and FRDRL registers after successfully completed reception
#0
1
Next receive data is not received for a period after successfully completed reception
#1
PER
Parity Error Flag
3
3
read-only
0
No parity error occurred in the first data of FRDRH and FRDRL
#0
1
Parity error occurred in the first data of FRDRH and FRDRL
#1
FER
Framing Error Flag
4
4
read-only
0
No framing error occurred in the first data of FRDRH and FRDRL
#0
1
Framing error occurred in the first data of FRDRH and FRDRL
#1
ORER
Overrun Error Flag
5
5
read-only
0
No overrun error occurred
#0
1
Overrun error occurred
#1
RDF
Receive FIFO Data Full Flag
6
6
read-only
0
The amount of receive data written in FRDRH and FRDRL is less than the specified receive triggering number
#0
1
The amount of receive data written in FRDRH and FRDRL is equal to or greater than the specified receive triggering number
#1
FRDRL
Receive FIFO Data Register
FRDRHL
0x11
8
read-only
0x00
0xff
RDAT
Serial receive data
0
7
read-only
MDDR
Modulation Duty Register
0x12
8
read-write
0xff
0xff
DCCR
Data Compare Match Control Register
0x13
8
read-write
0x40
0xff
DCMF
Data Compare Match Flag
0
0
read-write
0
Not matched
#0
1
Matched
#1
DPER
Data Compare Match Parity Error Flag
3
3
read-write
0
No parity error occurred
#0
1
Parity error occurred
#1
DFER
Data Compare Match Framing Error Flag
4
4
read-write
0
No framing error occurred
#0
1
Framing error occurred
#1
IDSEL
ID Frame Select
6
6
read-write
0
Always compare data regardless of the MPB bit value
#0
1
Only compare data when MPB bit = 1 (ID frame)
#1
DCME
Data Compare Match Enable
7
7
read-write
0
Disable address match function
#0
1
Enable address match function
#1
FCR
FIFO Control Register
0x14
16
read-write
0xf800
0xffff
FM
FIFO Mode Select
0
0
read-write
0
Non-FIFO mode. Selects TDR/RDR or TDRHL/RDRHL for communication.
#0
1
FIFO mode. Selects FTDRHL/FRDRHL for communication.
#1
RFRST
Receive FIFO Data Register Reset
1
1
read-write
0
Do not reset FRDRHL
#0
1
Reset FRDRHL
#1
TFRST
Transmit FIFO Data Register Reset
2
2
read-write
0
Do not reset FTDRHL
#0
1
Reset FTDRHL
#1
DRES
Receive Data Ready Error Select
3
3
read-write
0
Receive data full interrupt (SCIn_RXI)
#0
1
Receive error interrupt (SCIn_ERI)
#1
TTRG
Transmit FIFO Data Trigger Number
4
7
read-write
RTRG
Receive FIFO Data Trigger Number
8
11
read-write
RSTRG
RTS Output Active Trigger Number Select
12
15
read-write
FDR
FIFO Data Count Register
0x16
16
read-only
0x0000
0xffff
R
Receive FIFO Data Count
0
4
read-only
T
Transmit FIFO Data Count
8
12
read-only
LSR
Line Status Register
0x18
16
read-only
0x0000
0xffff
ORER
Overrun Error Flag
0
0
read-only
0
No overrun error occurred
#0
1
Overrun error occurred
#1
FNUM
Framing Error Count
2
6
read-only
PNUM
Parity Error Count
8
12
read-only
CDR
Compare Match Data Register
0x1A
16
read-write
0x0000
0xffff
CMPD
Compare Match Data
0
8
read-write
SPTR
Serial Port Register
0x1C
8
read-write
0x03
0xff
RXDMON
Serial Input Data Monitor
0
0
read-only
SPB2DT
Serial Port Break Data Select
1
1
read-write
SPB2IO
Serial Port Break I/O
2
2
read-write
0
Do not output value of SPB2DT bit on TXDn pin
#0
1
Output value of SPB2DT bit on TXDn pin
#1
RINV
RXD invert bit
4
4
read-write
0
Received data from RXDn is not inverted and input.
#0
1
Received data from RXDn is inverted and input.
#1
TINV
TXD invert bit
5
5
read-write
0
Transmit data is not inverted and output to TXDn.
#0
1
Transmit data is inverted and output to TXDn.
#1
ASEN
Adjust receive sampling timing enable
6
6
read-write
0
Adjust sampling timing disable.
#0
1
Adjust sampling timing enable.
#1
ATEN
Adjust transmit timing enable
7
7
read-write
0
Adjust transmit timing disable.
#0
1
Adjust transmit timing enable.
#1
ACTR
Adjustment Communication Timing Register
0x1D
8
read-write
0x00
0xff
AST
Adjustment value for receive Sampling Timing
0
2
read-write
AJD
Adjustment Direction for receive sampling timing
3
3
read-write
0
The sampling timing is adjusted backward to the middle of bit.
#0
1
The sampling timing is adjusted forward to the middle of bit.
#1
ATT
Adjustment value for Transmit timing
4
6
read-write
AET
Adjustment edge for transmit timing
7
7
read-write
0
Adjust the rising edge timing.
#0
1
Adjust the falling edge timing.
#1
SCI1
Serial Communication Interface 0
0x40118100
0x00
19
registers
0x20
20
registers
SMR
Serial Mode Register for Non-Smart Card Interface Mode (SCMR.SMIF = 0)
0x00
8
read-write
0x00
0xff
CKS
Clock Select
0
1
read-write
00
PCLK clock (n = 0)
#00
01
PCLK/4 clock (n = 1)
#01
10
PCLK/16 clock (n = 2)
#10
11
PCLK/64 clock (n = 3)
#11
MP
Multi-Processor Mode
2
2
read-write
0
Disable multi-processor communications function
#0
1
Enable multi-processor communications function
#1
STOP
Stop Bit Length
3
3
read-write
0
1 stop bit
#0
1
2 stop bits
#1
PM
Parity Mode
4
4
read-write
0
Even parity
#0
1
Odd parity
#1
PE
Parity Enable
5
5
read-write
0
When transmitting: Do not add parity bit When receiving: Do not check parity bit
#0
1
When transmitting: Add parity bit When receiving: Check parity bit
#1
CHR
Character Length
6
6
read-write
0
SCMR.CHR1 = 0: Transmit/receive in 9-bit data length SCMR.CHR1 = 1: Transmit/receive in 8-bit data length (initial value)
#0
1
SCMR.CHR1 = 0: Transmit/receive in 9-bit data length SCMR.CHR1 = 1: Transmit/receive in 7-bit data length
#1
CM
Communication Mode
7
7
read-write
0
Asynchronous mode or simple IIC mode
#0
1
Clock synchronous mode or simple SPI mode
#1
SMR_SMCI
Serial Mode Register for Smart Card Interface Mode (SCMR.SMIF = 1)
SMR
0x00
8
read-write
0x00
0xff
CKS
Clock Select
0
1
read-write
00
PCLK clock (n = 0)
#00
01
PCLK/4 clock (n = 1)
#01
10
PCLK/16 clock (n = 2)
#10
11
PCLK/64 clock (n = 3)
#11
BCP
Base Clock Pulse
2
3
read-write
PM
Parity Mode
4
4
read-write
0
Even parity
#0
1
Odd parity
#1
PE
Parity Enable
5
5
read-write
BLK
Block Transfer Mode
6
6
read-write
0
Normal mode operation
#0
1
Block transfer mode operation
#1
GM
GSM Mode
7
7
read-write
0
Normal mode operation
#0
1
GSM mode operation
#1
BRR
Bit Rate Register
0x01
8
read-write
0xff
0xff
SCR
Serial Control Register for Non-Smart Card Interface Mode (SCMR.SMIF = 0)
0x02
8
read-write
0x00
0xff
CKE
Clock Enable
0
1
read-write
00
In asynchronous mode, the SCKn pin is available for use as an I/O port based on the I/O port settings. In clock synchronous mode, the SCKn pin functions as the clock output pin.
#00
01
In asynchronous mode, a clock with the same frequency as the bit rate is output from the SCKn pin. In clock synchronous mode, the SCKn pin functions as the clock output pin.
#01
Others
In asynchronous mode, input a clock with a frequency 16 times the bit rate from the SCKn pin when the SEMR.ABCS bit is 0. Input a clock signal with a frequency eight times the bit rate when the SEMR.ABCS bit is 1. The SCKn pin is available for use as an I/O port based on the I/O port settings when the GPT clock is used. In clock synchronous mode, the SCKn pin functions as the clock input pin.
true
TEIE
Transmit End Interrupt Enable
2
2
read-write
0
Disable SCIn_TEI interrupt requests
#0
1
Enable SCIn_TEI interrupt requests
#1
MPIE
Multi-Processor Interrupt Enable
3
3
read-write
0
Normal reception
#0
1
When data with the multi-processor bit set to 0 is received, the data is not read, and setting the status flags RDRF, ORER, and FER in SSR to 1 and the status flags SYER, PFER, and SBER in MESR are disabled. When data with the multi-processor bit set to 1 is received, the MPIE bit is automatically set to 0, and normal reception is resumed.
#1
RE
Receive Enable
4
4
read-write
0
Disable serial reception
#0
1
Enable serial reception
#1
TE
Transmit Enable
5
5
read-write
0
Disable serial transmission
#0
1
Enable serial transmission
#1
RIE
Receive Interrupt Enable
6
6
read-write
0
Disable SCIn_RXI and SCIn_ERI interrupt requests
#0
1
Enable SCIn_RXI and SCIn_ERI interrupt requests
#1
TIE
Transmit Interrupt Enable
7
7
read-write
0
Disable SCIn_TXI interrupt requests
#0
1
Enable SCIn_TXI interrupt requests
#1
SCR_SMCI
Serial Control Register for Smart Card Interface Mode (SCMR.SMIF = 1)
SCR
0x02
8
read-write
0x00
0xff
CKE
Clock Enable
0
1
read-write
00
When SMR_SMCI.GM = 0: Disable output The SCKn pin is available for use as an I/O port if set up in the I/O port settings When SMR_SMCI.GM = 1: Fix output low
#00
01
When SMR_SMCI.GM = 0: Output clock When SMR_SMCI.GM = 1: Output clock
#01
10
When SMR_SMCI.GM = 0: Setting prohibited When SMR_SMCI.GM = 1: Fix output high
#10
11
When SMR_SMCI.GM = 0: Setting prohibited When SMR_SMCI.GM = 1: Output clock
#11
TEIE
Transmit End Interrupt Enable
2
2
read-write
MPIE
Multi-Processor Interrupt Enable
3
3
read-write
RE
Receive Enable
4
4
read-write
0
Disable serial reception
#0
1
Enable serial reception
#1
TE
Transmit Enable
5
5
read-write
0
Disable serial transmission
#0
1
Enable serial transmission
#1
RIE
Receive Interrupt Enable
6
6
read-write
0
Disable SCIn_RXI and SCIn_ERI interrupt requests
#0
1
Enable SCIn_RXI and SCIn_ERI interrupt requests
#1
TIE
Transmit Interrupt Enable
7
7
read-write
0
Disable SCIn_TXI interrupt requests
#0
1
Enable SCIn_TXI interrupt requests
#1
TDR
Transmit Data Register
0x03
8
read-write
0xff
0xff
SSR
Serial Status Register for Non-Smart Card Interface and Non-FIFO Mode (SCMR.SMIF = 0, FCR.FM = 0, and MMR.MANEN = 0)
0x04
8
read-write
0x84
0xff
MPBT
Multi-Processor Bit Transfer
0
0
read-write
0
Data transmission cycle
#0
1
ID transmission cycle
#1
MPB
Multi-Processor
1
1
read-only
0
Data transmission cycle
#0
1
ID transmission cycle
#1
TEND
Transmit End Flag
2
2
read-only
0
A character is being transmitted
#0
1
Character transfer is complete
#1
PER
Parity Error Flag
3
3
read-write
0
No parity error occurred
#0
1
Parity error occurred
#1
FER
Framing Error Flag
4
4
read-write
0
No framing error occurred
#0
1
Framing error occurred
#1
ORER
Overrun Error Flag
5
5
read-write
0
No overrun error occurred
#0
1
Overrun error occurred
#1
RDRF
Receive Data Full Flag
6
6
read-write
0
No received data in RDR register
#0
1
Received data in RDR register
#1
TDRE
Transmit Data Empty Flag
7
7
read-write
0
Transmit data in TDR register
#0
1
No transmit data in TDR register
#1
SSR_SMCI
Serial Status Register for Smart Card Interface Mode (SCMR.SMIF = 1, and MMR.MANEN = 0)
SSR
0x04
8
read-write
0x84
0xff
MPBT
Multi-Processor Bit Transfer
0
0
read-write
MPB
Multi-Processor
1
1
read-only
TEND
Transmit End Flag
2
2
read-only
0
A character is being transmitted
#0
1
Character transfer is complete
#1
PER
Parity Error Flag
3
3
read-write
0
No parity error occurred
#0
1
Parity error occurred
#1
ERS
Error Signal Status Flag
4
4
read-write
0
No low error signal response
#0
1
Low error signal response occurred
#1
ORER
Overrun Error Flag
5
5
read-write
0
No overrun error occurred
#0
1
Overrun error occurred
#1
RDRF
Receive Data Full Flag
6
6
read-write
0
No received data in RDR register
#0
1
Received data in RDR register
#1
TDRE
Transmit Data Empty Flag
7
7
read-write
0
Transmit data in TDR register
#0
1
No transmit data in TDR register
#1
RDR
Receive Data Register
0x05
8
read-only
0x00
0xff
SCMR
Smart Card Mode Register
0x06
8
read-write
0xf2
0xff
SMIF
Smart Card Interface Mode Select
0
0
read-write
0
Non-smart card interface mode (asynchronous mode, clock synchronous mode, simple SPI mode, or simple IIC mode)
#0
1
Smart card interface mode
#1
SINV
Transmitted/Received Data Invert
2
2
read-write
0
TDR contents are transmitted as they are. Received data is stored as received in the RDR register.
#0
1
TDR register contents are inverted before transmission. Receive data is stored in inverted form in the RDR register.
#1
SDIR
Transmitted/Received Data Transfer Direction
3
3
read-write
0
Transfer LSB-first
#0
1
Transfer MSB-first
#1
CHR1
Character Length 1
4
4
read-write
0
SMR.CHR = 0: Transmit/receive in 9-bit data length SMR.CHR = 1: Transmit/receive in 9-bit data length
#0
1
SMR.CHR = 0: Transmit/receive in 8-bit data length (initial value) SMR.CHR = 1: Transmit/receive in 7-bit data length
#1
BCP2
Base Clock Pulse 2
7
7
read-write
SEMR
Serial Extended Mode Register
0x07
8
read-write
0x00
0xff
ACS0
Asynchronous Mode Clock Source Select
0
0
read-write
0
External clock input
#0
1
Logical AND of compare matches output from the internal GPT. These bit for the other SCI channels than SCIn (n = 1, 2) are reserved.
#1
PADIS
Preamble function Disable
1
1
read-write
0
Preamble output function is enabled
#0
1
Preamble output function is disabled These bits for the other SCI channels than SCIn (n = 0, 3 to 9) are reserved.
#1
BRME
Bit Rate Modulation Enable
2
2
read-write
0
Disable bit rate modulation function
#0
1
Enable bit rate modulation function
#1
ABCSE
Asynchronous Mode Extended Base Clock Select 1
3
3
read-write
0
Clock cycles for 1-bit period determined by combination of the BGDM and ABCS bits in the SEMR register
#0
1
Baud rate is 6 base clock cycles for 1-bit period These bits for the other SCI channels than SCIn (n = 0, 3 to 9) are reserved.
#1
ABCS
Asynchronous Mode Base Clock Select
4
4
read-write
0
Select 16 base clock cycles for 1-bit period
#0
1
Select 8 base clock cycles for 1-bit period
#1
NFEN
Digital Noise Filter Function Enable
5
5
read-write
0
In asynchronous mode: Disable noise cancellation function for RXDn input signal In simple I2C mode: Disable noise cancellation function for SCLn and SDAn input signals
#0
1
In asynchronous mode: Enable noise cancellation function for RXDn input signal In simple I2C mode: Enable noise cancellation function for SCLn and SDAn input signals
#1
BGDM
Baud Rate Generator Double-Speed Mode Select
6
6
read-write
0
Output clock from baud rate generator with normal frequency
#0
1
Output clock from baud rate generator with doubled frequency
#1
RXDESEL
Asynchronous Start Bit Edge Detection Select
7
7
read-write
0
Detect low level on RXDn pin as start bit
#0
1
Detect falling edge of RXDn pin as start bit
#1
SNFR
Noise Filter Setting Register
0x08
8
read-write
0x00
0xff
NFCS
Noise Filter Clock Select
0
2
read-write
000
In asynchronous mode: Use clock signal divided by 1 with noise filter In simple I2C mode: Setting prohibited
#000
001
In asynchronous mode: Setting prohibited In simple I2C mode: Use clock signal divided by 1 with noise filter
#001
010
In asynchronous mode: Setting prohibited In simple I2C mode: Use clock signal divided by 2 with noise filter
#010
011
In asynchronous mode: Setting prohibited In simple I2C mode: Use clock signal divided by 4 with noise filter
#011
100
In asynchronous mode: Setting prohibited In simple I2C mode: Use clock signal divided by 8 with noise filter
#100
Others
Setting prohibited
true
SIMR1
IIC Mode Register 1
0x09
8
read-write
0x00
0xff
IICM
Simple IIC Mode Select
0
0
read-write
0
SCMR.SMIF = 0: Asynchronous mode (including multi-processor mode), clock synchronous mode, or simple SPI mode SCMR.SMIF = 1: Smart card interface mode
#0
1
SCMR.SMIF = 0: Simple IIC mode SCMR.SMIF = 1: Setting prohibited
#1
IICDL
SDAn Delay Output Select
3
7
read-write
0x00
No output delay
0x00
Others
(IICDL - 1) to (IICDL) cycles
true
SIMR2
IIC Mode Register 2
0x0A
8
read-write
0x00
0xff
IICINTM
IIC Interrupt Mode Select
0
0
read-write
0
Use ACK/NACK interrupts
#0
1
Use reception and transmission interrupts
#1
IICCSC
Clock Synchronization
1
1
read-write
0
Do not synchronize with clock signal
#0
1
Synchronize with clock signal
#1
IICACKT
ACK Transmission Data
5
5
read-write
0
ACK transmission
#0
1
NACK transmission and ACK/NACK reception
#1
SIMR3
IIC Mode Register 3
0x0B
8
read-write
0x00
0xff
IICSTAREQ
Start Condition Generation
0
0
read-write
0
Do not generate start condition
#0
1
Generate start condition
#1
IICRSTAREQ
Restart Condition Generation
1
1
read-write
0
Do not generate restart condition
#0
1
Generate restart condition
#1
IICSTPREQ
Stop Condition Generation
2
2
read-write
0
Do not generate stop condition
#0
1
Generate stop condition
#1
IICSTIF
Issuing of Start, Restart, or Stop Condition Completed Flag
3
3
read-write
0
No requests are being made for generating conditions, or a condition is being generated
#0
1
Generation of start, restart, or stop condition is complete. When 0 is written to IICSTIF, it is set to 0
#1
IICSDAS
SDAn Output Select
4
5
read-write
00
Output serial data
#00
01
Generate start, restart, or stop condition
#01
10
Output low on SDAn pin
#10
11
Drive SDAn pin to high-impedance state
#11
IICSCLS
SCLn Output Select
6
7
read-write
00
Output serial clock
#00
01
Generate start, restart, or stop condition
#01
10
Output low on SCLn pin
#10
11
Drive SCLn pin to high-impedance state
#11
SISR
IIC Status Register
0x0C
8
read-only
0x00
0xcb
IICACKR
ACK Reception Data Flag
0
0
read-only
0
ACK received
#0
1
NACK received
#1
SPMR
SPI Mode Register
0x0D
8
read-write
0x00
0xff
SSE
SSn Pin Function Enable
0
0
read-write
0
Disable SSn pin function
#0
1
Enable SSn pin function
#1
CTSE
CTS Enable
1
1
read-write
0
Disable CTS function (enable RTS output function)
#0
1
Enable CTS function
#1
MSS
Master Slave Select
2
2
read-write
0
Transmit through TXDn pin and receive through RXDn pin (master mode)
#0
1
Receive through TXDn pin and transmit through RXDn pin (slave mode)
#1
CTSPEN
CTS external pin Enable
3
3
read-write
0
Alternate setting to use CTS and RTS functions as either one terminal
#0
1
Dedicated setting for separately using CTS and RTS functions with 2 terminals These bits for the other SCI channels than SCIn (n = 0, 3 to 9) are reserved.
#1
MFF
Mode Fault Flag
4
4
read-write
0
No mode fault error
#0
1
Mode fault error
#1
CKPOL
Clock Polarity Select
6
6
read-write
0
Do not invert clock polarity
#0
1
Invert clock polarity
#1
CKPH
Clock Phase Select
7
7
read-write
0
Do not delay clock
#0
1
Delay clock
#1
TDRHL
Transmit Data Register for Non-Manchester mode (MMR.MANEN = 0)
FTDRHL
0x0E
16
read-write
0xffff
0xffff
TDAT
Serial Transmit Data
0
8
read-write
RDRHL
Receive Data Register for Non-Manchester mode (MMR.MANEN = 0)
FRDRHL
0x10
16
read-only
0x0000
0xffff
RDAT
Serial Receive Data
0
8
read-only
MDDR
Modulation Duty Register
0x12
8
read-write
0xff
0xff
ESMER
Extended Serial Module Enable Register
0x20
8
read-write
0x00
0xff
ESME
Extended Serial Mode Enable
0
0
read-write
0
The extended serial mode is disabled.
#0
1
The extended serial mode is enabled.
#1
CR0
Control Register 0
0x21
8
read-write
0x00
0xff
SFSF
Start Frame Status Flag
1
1
read-only
0
Start Frame detection function is disabled.
#0
1
Start Frame detection function is enabled.
#1
RXDSF
RXDXn Input Status Flag
2
2
read-only
0
RXDXn input is enabled.
#0
1
RXDXn input is disabled.
#1
BRME
Bit Rate Measurement Enable
3
3
read-write
0
Measurement of bit rate is disabled.
#0
1
Measurement of bit rate is enabled.
#1
CR1
Control Register 1
0x22
8
read-write
0x00
0xff
BFE
Break Field Enable
0
0
read-write
0
Break Field detection is disabled.
#0
1
Break Field detection is enabled.
#1
CF0RE
Control Field 0 Reception Enable
1
1
read-write
0
Reception of Control Field 0 is disabled.
#0
1
Reception of Control Field 0 is enabled.
#1
CF1DS
Control Field 1 Data Register Select
2
3
read-write
00
Selects comparison with the value in PCF1DR.
#00
01
Selects comparison with the value in SCF1DR.
#01
10
Selects comparison with the values in PCF1DR and SCF1DR.
#10
11
Setting prohibited.
#11
PIBE
Priority Interrupt Bit Enable
4
4
read-write
0
The priority interrupt bit is disabled.
#0
1
The priority interrupt bit is enabled.
#1
PIBS
Priority Interrupt Bit Select
5
7
read-write
000
0th bit of Control Field 1
#000
001
1st bit of Control Field 1
#001
010
2nd bit of Control Field 1
#010
011
3rd bit of Control Field 1
#011
100
4th bit of Control Field 1
#100
101
5th bit of Control Field 1
#101
110
6th bit of Control Field 1
#110
111
7th bit of Control Field 1
#111
CR2
Control Register 2
0x23
8
read-write
0x00
0xff
DFCS
RXDXn Signal Digital Filter Clock Select
0
2
read-write
000
Filter is disabled.
#000
001
Filter clock is SCI base clock
#001
010
Filter clock is PCLK/8
#010
011
Filter clock is PCLK/16
#011
100
Filter clock is PCLK/32
#100
101
Filter clock is PCLK/64
#101
110
Filter clock is PCLK/128
#110
111
Setting prohibited
#111
BCCS
Bus Collision Detection Clock Select
4
5
read-write
00
SCI base clock
#00
01
SCI base clock frequency divided by 2
#01
10
SCI base clock frequency divided by 4
#10
11
Setting prohibited
#11
RTS
RXDXn Reception Sampling Timing Select
6
7
read-write
00
Rising edge of the 8th cycle of SCI base clock
#00
01
Rising edge of the 10th cycle of SCI base clock
#01
10
Rising edge of the 12th cycle of SCI base clock
#10
11
Rising edge of the 14th cycle of SCI base clock
#11
CR3
Control Register 3
0x24
8
read-write
0x00
0xff
SDST
Start Frame Detection Start
0
0
read-write
0
Detection of Start Frame is not performed.
#0
1
Detection of Start Frame is performed.
#1
PCR
Port Control Register
0x25
8
read-write
0x00
0xff
TXDXPS
TXDXn Signal Polarity Select
0
0
read-write
0
The polarity of TXDXn signal is not inverted for output.
#0
1
The polarity of TXDXn signal is inverted for output.
#1
RXDXPS
RXDXn Signal Polarity Select
1
1
read-write
0
The polarity of RXDXn signal is not inverted for input.
#0
1
The polarity of RXDXn signal is inverted for input.
#1
SHARPS
TXDXn/RXDXn Pin Multiplexing Select
4
4
read-write
0
The TXDXn and RXDXn pins are independent.
#0
1
The TXDXn and RXDXn signals are multiplexed on the same pin.
#1
ICR
Interrupt Control Register
0x26
8
read-write
0x00
0xff
BFDIE
Break Field Low Width Detected Interrupt Enable
0
0
read-write
0
Interrupts on detection of the low width for a Break Field are disabled.
#0
1
Interrupts on detection of the low width for a Break Field are enabled.
#1
CF0MIE
Control Field 0 Match Detected Interrupt Enable
1
1
read-write
0
Interrupts on detection of a match with Control Field 0 are disabled.
#0
1
Interrupts on detection of a match with Control Field 0 are enabled.
#1
CF1MIE
Control Field 1 Match Detected Interrupt Enable
2
2
read-write
0
Interrupts on detection of a match with Control Field 1 are disabled.
#0
1
Interrupts on detection of a match with Control Field 1 are enabled.
#1
PIBDIE
Priority Interrupt Bit Detected Interrupt Enable
3
3
read-write
0
Interrupts on detection of the priority interrupt bit are disabled.
#0
1
Interrupts on detection of the priority interrupt bit are enabled.
#1
BCDIE
Bus Collision Detected Interrupt Enable
4
4
read-write
0
Interrupts on detection of a bus collision are disabled.
#0
1
Interrupts on detection of a bus collision are enabled.
#1
AEDIE
Valid Edge Detected Interrupt Enable
5
5
read-write
0
Interrupts on detection of a valid edge are disabled.
#0
1
Interrupts on detection of a valid edge are enabled.
#1
STR
Status Register
0x27
8
read-only
0x00
0xff
BFDF
Break Field Low Width Detection Flag
0
0
read-only
CF0MF
Control Field 0 Match Flag
1
1
read-only
CF1MF
Control Field 1 Match Flag
2
2
read-only
PIBDF
Priority Interrupt Bit Detection Flag
3
3
read-only
BCDF
Bus Collision Detected Flag
4
4
read-only
AEDF
Valid Edge Detection Flag
5
5
read-only
STCR
Status Clear Register
0x28
8
read-write
0x00
0xff
BFDCL
BFDF Clear
0
0
read-write
CF0MCL
CF0MF Clear
1
1
read-write
CF1MCL
CF1MF Clear
2
2
read-write
PIBDCL
PIBDF Clear
3
3
read-write
BCDCL
BCDF Clear
4
4
read-write
AEDCL
AEDF Clear
5
5
read-write
CF0DR
Control Field 0 Data Register
0x29
8
read-write
0x00
0xff
CF0CR
Control Field 0 Compare Enable Register
0x2A
8
read-write
0x00
0xff
CF0CE0
Control Field 0 Bit 0 Compare Enable
0
0
read-write
0
Comparison with bit 0 of Control Field 0 is disabled.
#0
1
Comparison with bit 0 of Control Field 0 is enabled.
#1
CF0CE1
Control Field 1 Bit 0 Compare Enable
1
1
read-write
0
Comparison with bit 1 of Control Field 0 is disabled.
#0
1
Comparison with bit 1 of Control Field 0 is enabled.
#1
CF0CE2
Control Field 2 Bit 0 Compare Enable
2
2
read-write
0
Comparison with bit 2 of Control Field 0 is disabled.
#0
1
Comparison with bit 2 of Control Field 0 is enabled.
#1
CF0CE3
Control Field 3 Bit 0 Compare Enable
3
3
read-write
0
Comparison with bit 3 of Control Field 0 is disabled.
#0
1
Comparison with bit 3 of Control Field 0 is enabled.
#1
CF0CE4
Control Field 4 Bit 0 Compare Enable
4
4
read-write
0
Comparison with bit 4 of Control Field 0 is disabled.
#0
1
Comparison with bit 4 of Control Field 0 is enabled.
#1
CF0CE5
Control Field 5 Bit 0 Compare Enable
5
5
read-write
0
Comparison with bit 5 of Control Field 0 is disabled.
#0
1
Comparison with bit 5 of Control Field 0 is enabled.
#1
CF0CE6
Control Field 6 Bit 0 Compare Enable
6
6
read-write
0
Comparison with bit 6 of Control Field 0 is disabled.
#0
1
Comparison with bit 6 of Control Field 0 is enabled.
#1
CF0CE7
Control Field 7 Bit 0 Compare Enable
7
7
read-write
0
Comparison with bit 7 of Control Field 0 is disabled.
#0
1
Comparison with bit 7 of Control Field 0 is enabled.
#1
CF0RR
Control Field 0 Receive Data Register
0x2B
8
read-write
0x00
0xff
PCF1DR
Primary Control Field 1 Data Register
0x2C
8
read-write
0x00
0xff
SCF1DR
Secondary Control Field 1 Data Register
0x2D
8
read-write
0x00
0xff
CF1CR
Control Field 1 Compare Enable Register
0x2E
8
read-write
0x00
0xff
CF1CE0
Control Field 1 Bit 0 Compare Enable
0
0
read-write
0
Comparison with bit 0 of Control Field 1 is disabled.
#0
1
Comparison with bit 0 of Control Field 1 is enabled.
#1
CF1CE1
Control Field 1 Bit 1 Compare Enable
1
1
read-write
0
Comparison with bit 1 of Control Field 1 is disabled.
#0
1
Comparison with bit 1 of Control Field 1 is enabled.
#1
CF1CE2
Control Field 1 Bit 2 Compare Enable
2
2
read-write
0
Comparison with bit 2 of Control Field 1 is disabled.
#0
1
Comparison with bit 2 of Control Field 1 is enabled.
#1
CF1CE3
Control Field 1 Bit 3 Compare Enable
3
3
read-write
0
Comparison with bit 3 of Control Field 1 is disabled.
#0
1
Comparison with bit 3 of Control Field 1 is enabled.
#1
CF1CE4
Control Field 1 Bit 4 Compare Enable
4
4
read-write
0
Comparison with bit 4 of Control Field 1 is disabled.
#0
1
Comparison with bit 4 of Control Field 1 is enabled.
#1
CF1CE5
Control Field 1 Bit 5 Compare Enable
5
5
read-write
0
Comparison with bit 5 of Control Field 1 is disabled.
#0
1
Comparison with bit 5 of Control Field 1 is enabled.
#1
CF1CE6
Control Field 1 Bit 6 Compare Enable
6
6
read-write
0
Comparison with bit 6 of Control Field 1 is disabled.
#0
1
Comparison with bit 6 of Control Field 1 is enabled.
#1
CF1CE7
Control Field 1 Bit 7 Compare Enable
7
7
read-write
0
Comparison with bit 7 of Control Field 1 is disabled.
#0
1
Comparison with bit 7 of Control Field 1 is enabled.
#1
CF1RR
Control Field 1 Receive Data Register
0x2F
8
read-write
0x00
0xff
TCR
Timer Control Register
0x30
8
read-write
0x00
0xff
TCST
Timer Count Start
0
0
read-write
0
Stops the timer counting
#0
1
Starts the timer counting
#1
TMR
Timer Mode Register
0x31
8
read-write
0x00
0xff
TOMS
Timer Operating Mode Select
0
1
read-write
00
Timer mode
#00
01
Break Field low width determination mode
#01
10
Break Field low width output mode
#10
11
Setting prohibited
#11
TWRC
Counter Write Control
3
3
read-write
0
Data is written to the reload register and counter
#0
1
Data is written to the reload register only
#1
TCSS
Timer Count Clock Source Select
4
6
read-write
000
PCLK
#000
001
PCLK/2
#001
010
PCLK/4
#010
011
PCLK/8
#011
100
PCLK/16
#100
101
PCLK/32
#101
110
PCLK/64
#110
111
PCLK/128
#111
TPRE
Timer Prescaler Register
0x32
8
read-write
0xff
0xff
TCNT
Timer Count Register
0x33
8
read-write
0xff
0xff
SCI2
Serial Communication Interface 0
0x40118200
SCI3
Serial Communication Interface
0x40118300
0x00
30
registers
0x20
1
registers
0x22
4
registers
SMR
Serial Mode Register for Non-Smart Card Interface Mode (SCMR.SMIF = 0)
0x00
8
read-write
0x00
0xff
CKS
Clock Select
0
1
read-write
00
PCLK clock (n = 0)
#00
01
PCLK/4 clock (n = 1)
#01
10
PCLK/16 clock (n = 2)
#10
11
PCLK/64 clock (n = 3)
#11
MP
Multi-Processor Mode
2
2
read-write
0
Disable multi-processor communications function
#0
1
Enable multi-processor communications function
#1
STOP
Stop Bit Length
3
3
read-write
0
1 stop bit
#0
1
2 stop bits
#1
PM
Parity Mode
4
4
read-write
0
Even parity
#0
1
Odd parity
#1
PE
Parity Enable
5
5
read-write
0
When transmitting: Do not add parity bit When receiving: Do not check parity bit
#0
1
When transmitting: Add parity bit When receiving: Check parity bit
#1
CHR
Character Length
6
6
read-write
0
SCMR.CHR1 = 0: Transmit/receive in 9-bit data length SCMR.CHR1 = 1: Transmit/receive in 8-bit data length (initial value)
#0
1
SCMR.CHR1 = 0: Transmit/receive in 9-bit data length SCMR.CHR1 = 1: Transmit/receive in 7-bit data length
#1
CM
Communication Mode
7
7
read-write
0
Asynchronous mode or simple IIC mode
#0
1
Clock synchronous mode or simple SPI mode
#1
SMR_SMCI
Serial Mode Register for Smart Card Interface Mode (SCMR.SMIF = 1)
SMR
0x00
8
read-write
0x00
0xff
CKS
Clock Select
0
1
read-write
00
PCLK clock (n = 0)
#00
01
PCLK/4 clock (n = 1)
#01
10
PCLK/16 clock (n = 2)
#10
11
PCLK/64 clock (n = 3)
#11
BCP
Base Clock Pulse
2
3
read-write
PM
Parity Mode
4
4
read-write
0
Even parity
#0
1
Odd parity
#1
PE
Parity Enable
5
5
read-write
BLK
Block Transfer Mode
6
6
read-write
0
Normal mode operation
#0
1
Block transfer mode operation
#1
GM
GSM Mode
7
7
read-write
0
Normal mode operation
#0
1
GSM mode operation
#1
BRR
Bit Rate Register
0x01
8
read-write
0xff
0xff
SCR
Serial Control Register for Non-Smart Card Interface Mode (SCMR.SMIF = 0)
0x02
8
read-write
0x00
0xff
CKE
Clock Enable
0
1
read-write
00
In asynchronous mode, the SCKn pin is available for use as an I/O port based on the I/O port settings. In clock synchronous mode, the SCKn pin functions as the clock output pin.
#00
01
In asynchronous mode, a clock with the same frequency as the bit rate is output from the SCKn pin. In clock synchronous mode, the SCKn pin functions as the clock output pin.
#01
Others
In asynchronous mode, input a clock with a frequency 16 times the bit rate from the SCKn pin when the SEMR.ABCS bit is 0. Input a clock signal with a frequency eight times the bit rate when the SEMR.ABCS bit is 1. The SCKn pin is available for use as an I/O port based on the I/O port settings when the GPT clock is used. In clock synchronous mode, the SCKn pin functions as the clock input pin.
true
TEIE
Transmit End Interrupt Enable
2
2
read-write
0
Disable SCIn_TEI interrupt requests
#0
1
Enable SCIn_TEI interrupt requests
#1
MPIE
Multi-Processor Interrupt Enable
3
3
read-write
0
Normal reception
#0
1
When data with the multi-processor bit set to 0 is received, the data is not read, and setting the status flags RDRF, ORER, and FER in SSR to 1 and the status flags SYER, PFER, and SBER in MESR are disabled. When data with the multi-processor bit set to 1 is received, the MPIE bit is automatically set to 0, and normal reception is resumed.
#1
RE
Receive Enable
4
4
read-write
0
Disable serial reception
#0
1
Enable serial reception
#1
TE
Transmit Enable
5
5
read-write
0
Disable serial transmission
#0
1
Enable serial transmission
#1
RIE
Receive Interrupt Enable
6
6
read-write
0
Disable SCIn_RXI and SCIn_ERI interrupt requests
#0
1
Enable SCIn_RXI and SCIn_ERI interrupt requests
#1
TIE
Transmit Interrupt Enable
7
7
read-write
0
Disable SCIn_TXI interrupt requests
#0
1
Enable SCIn_TXI interrupt requests
#1
SCR_SMCI
Serial Control Register for Smart Card Interface Mode (SCMR.SMIF = 1)
SCR
0x02
8
read-write
0x00
0xff
CKE
Clock Enable
0
1
read-write
00
When SMR_SMCI.GM = 0: Disable output The SCKn pin is available for use as an I/O port if set up in the I/O port settings When SMR_SMCI.GM = 1: Fix output low
#00
01
When SMR_SMCI.GM = 0: Output clock When SMR_SMCI.GM = 1: Output clock
#01
10
When SMR_SMCI.GM = 0: Setting prohibited When SMR_SMCI.GM = 1: Fix output high
#10
11
When SMR_SMCI.GM = 0: Setting prohibited When SMR_SMCI.GM = 1: Output clock
#11
TEIE
Transmit End Interrupt Enable
2
2
read-write
MPIE
Multi-Processor Interrupt Enable
3
3
read-write
RE
Receive Enable
4
4
read-write
0
Disable serial reception
#0
1
Enable serial reception
#1
TE
Transmit Enable
5
5
read-write
0
Disable serial transmission
#0
1
Enable serial transmission
#1
RIE
Receive Interrupt Enable
6
6
read-write
0
Disable SCIn_RXI and SCIn_ERI interrupt requests
#0
1
Enable SCIn_RXI and SCIn_ERI interrupt requests
#1
TIE
Transmit Interrupt Enable
7
7
read-write
0
Disable SCIn_TXI interrupt requests
#0
1
Enable SCIn_TXI interrupt requests
#1
TDR
Transmit Data Register
0x03
8
read-write
0xff
0xff
SSR
Serial Status Register for Non-Smart Card Interface and Non-FIFO Mode (SCMR.SMIF = 0, FCR.FM = 0, and MMR.MANEN = 0)
0x04
8
read-write
0x84
0xff
MPBT
Multi-Processor Bit Transfer
0
0
read-write
0
Data transmission cycle
#0
1
ID transmission cycle
#1
MPB
Multi-Processor
1
1
read-only
0
Data transmission cycle
#0
1
ID transmission cycle
#1
TEND
Transmit End Flag
2
2
read-only
0
A character is being transmitted
#0
1
Character transfer is complete
#1
PER
Parity Error Flag
3
3
read-write
0
No parity error occurred
#0
1
Parity error occurred
#1
FER
Framing Error Flag
4
4
read-write
0
No framing error occurred
#0
1
Framing error occurred
#1
ORER
Overrun Error Flag
5
5
read-write
0
No overrun error occurred
#0
1
Overrun error occurred
#1
RDRF
Receive Data Full Flag
6
6
read-write
0
No received data in RDR register
#0
1
Received data in RDR register
#1
TDRE
Transmit Data Empty Flag
7
7
read-write
0
Transmit data in TDR register
#0
1
No transmit data in TDR register
#1
SSR_FIFO
Serial Status Register for Non-Smart Card Interface and FIFO Mode (SCMR.SMIF = 0, FCR.FM = 1, and MMR.MANEN = 0)
SSR
0x04
8
read-write
0x80
0xfd
DR
Receive Data Ready Flag
0
0
read-write
0
Receiving is in progress, or no received data remains in FRDRHL after successfully completed reception (receive FIFO empty)
#0
1
Next receive data is not received for a period after normal receiving is complete, when the amount of data stored in the FIFO is equal to or less than the receive triggering number
#1
TEND
Transmit End Flag
2
2
read-write
0
A character is being transmitted
#0
1
Character transfer is complete
#1
PER
Parity Error Flag
3
3
read-write
0
No parity error occurred
#0
1
Parity error occurred
#1
FER
Framing Error Flag
4
4
read-write
0
No framing error occurred
#0
1
Framing error occurred
#1
ORER
Overrun Error Flag
5
5
read-write
0
No overrun error occurred
#0
1
Overrun error occurred
#1
RDF
Receive FIFO Data Full Flag
6
6
read-write
0
The amount of receive data written in FRDRHL is less than the specified receive triggering number
#0
1
The amount of receive data written in FRDRHL is equal to or greater than the specified receive triggering number
#1
TDFE
Transmit FIFO Data Empty Flag
7
7
read-write
0
The amount of transmit data written in FTDRHL exceeds the specified transmit triggering number
#0
1
The amount of transmit data written in FTDRHL is equal to or less than the specified transmit triggering number
#1
SSR_MANC
Serial Status Register for Manchester Mode (SCMR.SMIF = 0, and MMR.MANEN = 1)
SSR
0x04
8
read-write
0x84
0xff
MER
Manchester Error Flag
0
0
read-write
0
No Manchester error occurred
#0
1
Manchester error has occurred
#1
MPB
Multi-Processor
1
1
read-only
0
Data transmission cycles
#0
1
ID transmission cycles
#1
TEND
Transmit End Flag
2
2
read-only
0
A character is being transmitted
#0
1
Character transfer has been completed.
#1
PER
Parity Error Flag
3
3
read-write
0
No parity error occurred
#0
1
A parity error has occurred
#1
FER
Framing Error Flag
4
4
read-write
0
No framing error occurred
#0
1
A framing error has occurred
#1
ORER
Overrun Error Flag
5
5
read-write
0
No overrun error occurred
#0
1
An overrun error has occurred
#1
RDRF
Receive Data Full Flag
6
6
read-write
0
No received data is in RDR register
#0
1
Received data is in RDR register
#1
TDRE
Transmit Data Empty Flag
7
7
read-write
0
Transmit data is in TDR register
#0
1
No transmit data is in TDR register
#1
SSR_SMCI
Serial Status Register for Smart Card Interface Mode (SCMR.SMIF = 1, and MMR.MANEN = 0)
SSR
0x04
8
read-write
0x84
0xff
MPBT
Multi-Processor Bit Transfer
0
0
read-write
MPB
Multi-Processor
1
1
read-only
TEND
Transmit End Flag
2
2
read-only
0
A character is being transmitted
#0
1
Character transfer is complete
#1
PER
Parity Error Flag
3
3
read-write
0
No parity error occurred
#0
1
Parity error occurred
#1
ERS
Error Signal Status Flag
4
4
read-write
0
No low error signal response
#0
1
Low error signal response occurred
#1
ORER
Overrun Error Flag
5
5
read-write
0
No overrun error occurred
#0
1
Overrun error occurred
#1
RDRF
Receive Data Full Flag
6
6
read-write
0
No received data in RDR register
#0
1
Received data in RDR register
#1
TDRE
Transmit Data Empty Flag
7
7
read-write
0
Transmit data in TDR register
#0
1
No transmit data in TDR register
#1
RDR
Receive Data Register
0x05
8
read-only
0x00
0xff
SCMR
Smart Card Mode Register
0x06
8
read-write
0xf2
0xff
SMIF
Smart Card Interface Mode Select
0
0
read-write
0
Non-smart card interface mode (asynchronous mode, clock synchronous mode, simple SPI mode, or simple IIC mode)
#0
1
Smart card interface mode
#1
SINV
Transmitted/Received Data Invert
2
2
read-write
0
TDR contents are transmitted as they are. Received data is stored as received in the RDR register.
#0
1
TDR register contents are inverted before transmission. Receive data is stored in inverted form in the RDR register.
#1
SDIR
Transmitted/Received Data Transfer Direction
3
3
read-write
0
Transfer LSB-first
#0
1
Transfer MSB-first
#1
CHR1
Character Length 1
4
4
read-write
0
SMR.CHR = 0: Transmit/receive in 9-bit data length SMR.CHR = 1: Transmit/receive in 9-bit data length
#0
1
SMR.CHR = 0: Transmit/receive in 8-bit data length (initial value) SMR.CHR = 1: Transmit/receive in 7-bit data length
#1
BCP2
Base Clock Pulse 2
7
7
read-write
SEMR
Serial Extended Mode Register
0x07
8
read-write
0x00
0xff
ACS0
Asynchronous Mode Clock Source Select
0
0
read-write
0
External clock input
#0
1
Logical AND of compare matches output from the internal GPT. These bit for the other SCI channels than SCIn (n = 1, 2) are reserved.
#1
PADIS
Preamble function Disable
1
1
read-write
0
Preamble output function is enabled
#0
1
Preamble output function is disabled These bits for the other SCI channels than SCIn (n = 0, 3 to 9) are reserved.
#1
BRME
Bit Rate Modulation Enable
2
2
read-write
0
Disable bit rate modulation function
#0
1
Enable bit rate modulation function
#1
ABCSE
Asynchronous Mode Extended Base Clock Select 1
3
3
read-write
0
Clock cycles for 1-bit period determined by combination of the BGDM and ABCS bits in the SEMR register
#0
1
Baud rate is 6 base clock cycles for 1-bit period These bits for the other SCI channels than SCIn (n = 0, 3 to 9) are reserved.
#1
ABCS
Asynchronous Mode Base Clock Select
4
4
read-write
0
Select 16 base clock cycles for 1-bit period
#0
1
Select 8 base clock cycles for 1-bit period
#1
NFEN
Digital Noise Filter Function Enable
5
5
read-write
0
In asynchronous mode: Disable noise cancellation function for RXDn input signal In simple I2C mode: Disable noise cancellation function for SCLn and SDAn input signals
#0
1
In asynchronous mode: Enable noise cancellation function for RXDn input signal In simple I2C mode: Enable noise cancellation function for SCLn and SDAn input signals
#1
BGDM
Baud Rate Generator Double-Speed Mode Select
6
6
read-write
0
Output clock from baud rate generator with normal frequency
#0
1
Output clock from baud rate generator with doubled frequency
#1
RXDESEL
Asynchronous Start Bit Edge Detection Select
7
7
read-write
0
Detect low level on RXDn pin as start bit
#0
1
Detect falling edge of RXDn pin as start bit
#1
SNFR
Noise Filter Setting Register
0x08
8
read-write
0x00
0xff
NFCS
Noise Filter Clock Select
0
2
read-write
000
In asynchronous mode: Use clock signal divided by 1 with noise filter In simple I2C mode: Setting prohibited
#000
001
In asynchronous mode: Setting prohibited In simple I2C mode: Use clock signal divided by 1 with noise filter
#001
010
In asynchronous mode: Setting prohibited In simple I2C mode: Use clock signal divided by 2 with noise filter
#010
011
In asynchronous mode: Setting prohibited In simple I2C mode: Use clock signal divided by 4 with noise filter
#011
100
In asynchronous mode: Setting prohibited In simple I2C mode: Use clock signal divided by 8 with noise filter
#100
Others
Setting prohibited
true
SIMR1
IIC Mode Register 1
0x09
8
read-write
0x00
0xff
IICM
Simple IIC Mode Select
0
0
read-write
0
SCMR.SMIF = 0: Asynchronous mode (including multi-processor mode), clock synchronous mode, or simple SPI mode SCMR.SMIF = 1: Smart card interface mode
#0
1
SCMR.SMIF = 0: Simple IIC mode SCMR.SMIF = 1: Setting prohibited
#1
IICDL
SDAn Delay Output Select
3
7
read-write
0x00
No output delay
0x00
Others
(IICDL - 1) to (IICDL) cycles
true
SIMR2
IIC Mode Register 2
0x0A
8
read-write
0x00
0xff
IICINTM
IIC Interrupt Mode Select
0
0
read-write
0
Use ACK/NACK interrupts
#0
1
Use reception and transmission interrupts
#1
IICCSC
Clock Synchronization
1
1
read-write
0
Do not synchronize with clock signal
#0
1
Synchronize with clock signal
#1
IICACKT
ACK Transmission Data
5
5
read-write
0
ACK transmission
#0
1
NACK transmission and ACK/NACK reception
#1
SIMR3
IIC Mode Register 3
0x0B
8
read-write
0x00
0xff
IICSTAREQ
Start Condition Generation
0
0
read-write
0
Do not generate start condition
#0
1
Generate start condition
#1
IICRSTAREQ
Restart Condition Generation
1
1
read-write
0
Do not generate restart condition
#0
1
Generate restart condition
#1
IICSTPREQ
Stop Condition Generation
2
2
read-write
0
Do not generate stop condition
#0
1
Generate stop condition
#1
IICSTIF
Issuing of Start, Restart, or Stop Condition Completed Flag
3
3
read-write
0
No requests are being made for generating conditions, or a condition is being generated
#0
1
Generation of start, restart, or stop condition is complete. When 0 is written to IICSTIF, it is set to 0
#1
IICSDAS
SDAn Output Select
4
5
read-write
00
Output serial data
#00
01
Generate start, restart, or stop condition
#01
10
Output low on SDAn pin
#10
11
Drive SDAn pin to high-impedance state
#11
IICSCLS
SCLn Output Select
6
7
read-write
00
Output serial clock
#00
01
Generate start, restart, or stop condition
#01
10
Output low on SCLn pin
#10
11
Drive SCLn pin to high-impedance state
#11
SISR
IIC Status Register
0x0C
8
read-only
0x00
0xcb
IICACKR
ACK Reception Data Flag
0
0
read-only
0
ACK received
#0
1
NACK received
#1
SPMR
SPI Mode Register
0x0D
8
read-write
0x00
0xff
SSE
SSn Pin Function Enable
0
0
read-write
0
Disable SSn pin function
#0
1
Enable SSn pin function
#1
CTSE
CTS Enable
1
1
read-write
0
Disable CTS function (enable RTS output function)
#0
1
Enable CTS function
#1
MSS
Master Slave Select
2
2
read-write
0
Transmit through TXDn pin and receive through RXDn pin (master mode)
#0
1
Receive through TXDn pin and transmit through RXDn pin (slave mode)
#1
CTSPEN
CTS external pin Enable
3
3
read-write
0
Alternate setting to use CTS and RTS functions as either one terminal
#0
1
Dedicated setting for separately using CTS and RTS functions with 2 terminals These bits for the other SCI channels than SCIn (n = 0, 3 to 9) are reserved.
#1
MFF
Mode Fault Flag
4
4
read-write
0
No mode fault error
#0
1
Mode fault error
#1
CKPOL
Clock Polarity Select
6
6
read-write
0
Do not invert clock polarity
#0
1
Invert clock polarity
#1
CKPH
Clock Phase Select
7
7
read-write
0
Do not delay clock
#0
1
Delay clock
#1
FTDRHL
Transmit FIFO Data Register
0x0E
16
write-only
0xffff
0xffff
TDAT
Serial transmit data
0
8
write-only
MPBT
Multi-Processor Transfer Bit Flag
9
9
write-only
0
Data transmission cycle
#0
1
ID transmission cycle
#1
TDRHL
Transmit Data Register for Non-Manchester mode (MMR.MANEN = 0)
FTDRHL
0x0E
16
read-write
0xffff
0xffff
TDAT
Serial Transmit Data
0
8
read-write
TDRHL_MAN
Transmit Data Register for Manchester mode (MMR.MANEN = 1)
FTDRHL
0x0E
16
read-write
0xffff
0xffff
TDAT
Serial transmit data
0
8
read-write
MPBT
Multi-processor transfer bit flag
9
9
read-write
0
Data transmission cycles
#0
1
ID transmission cycles
#1
TSYNC
Transmit SYNC data bit
12
12
read-write
0
The Start Bit is transmitted as DATA SYNC.
#0
1
The Start Bit is transmitted as COMMAND SYNC.
#1
FTDRH
Transmit FIFO Data Register
FTDRHL
0x0E
8
write-only
0xff
0xff
MPBT
Multi-Processor Transfer Bit Flag
1
1
write-only
0
Data transmission cycle
#0
1
ID transmission cycle
#1
FTDRL
Transmit FIFO Data Register
FTDRHL
0x0F
8
write-only
0xff
0xff
TDAT
Serial transmit data
0
7
write-only
FRDRHL
Receive FIFO Data Register
0x10
16
read-only
0x0000
0xffff
RDAT
Serial receive data
0
8
read-only
MPB
Multi-Processor Bit Flag
9
9
read-only
0
Data transmission cycle
#0
1
ID transmission cycle
#1
DR
Receive Data Ready Flag
10
10
read-only
0
Receiving is in progress, or no received data remains in the FRDRH and FRDRL registers after successfully completed reception
#0
1
Next receive data is not received for a period after successfully completed reception
#1
PER
Parity Error Flag
11
11
read-only
0
No parity error occurred in the first data of FRDRH and FRDRL
#0
1
Parity error occurred in the first data of FRDRH and FRDRL
#1
FER
Framing Error Flag
12
12
read-only
0
No framing error occurred in the first data of FRDRH and FRDRL
#0
1
Framing error occurred in the first data of FRDRH and FRDRL
#1
ORER
Overrun Error Flag
13
13
read-only
0
No overrun error occurred
#0
1
Overrun error occurred
#1
RDF
Receive FIFO Data Full Flag
14
14
read-only
0
The amount of receive data written in FRDRH and FRDRL is less than the specified receive triggering number
#0
1
The amount of receive data written in FRDRH and FRDRL is equal to or greater than the specified receive triggering number
#1
RDRHL
Receive Data Register for Non-Manchester mode (MMR.MANEN = 0)
FRDRHL
0x10
16
read-only
0x0000
0xffff
RDAT
Serial Receive Data
0
8
read-only
RDRHL_MAN
Receive Data Register for Manchester mode (MMR.MANEN = 1)
FRDRHL
0x10
16
read-only
0x0000
0xffff
RDAT
Serial receive data
0
8
read-only
MPB
Multi-processor bit
9
9
read-only
0
Data transmission cycles
#0
1
ID transmission cycles
#1
RSYNC
Receive SYNC data bit
12
12
read-only
0
The received the Start Bit is DATA SYNC
#0
1
The received the Start Bit is COMMAND SYNC
#1
FRDRH
Receive FIFO Data Register
FRDRHL
0x10
8
read-only
0x00
0xff
MPB
Multi-Processor Bit Flag
1
1
read-only
0
Data transmission cycle
#0
1
ID transmission cycle
#1
DR
Receive Data Ready Flag
2
2
read-only
0
Receiving is in progress, or no received data remains in the FRDRH and FRDRL registers after successfully completed reception
#0
1
Next receive data is not received for a period after successfully completed reception
#1
PER
Parity Error Flag
3
3
read-only
0
No parity error occurred in the first data of FRDRH and FRDRL
#0
1
Parity error occurred in the first data of FRDRH and FRDRL
#1
FER
Framing Error Flag
4
4
read-only
0
No framing error occurred in the first data of FRDRH and FRDRL
#0
1
Framing error occurred in the first data of FRDRH and FRDRL
#1
ORER
Overrun Error Flag
5
5
read-only
0
No overrun error occurred
#0
1
Overrun error occurred
#1
RDF
Receive FIFO Data Full Flag
6
6
read-only
0
The amount of receive data written in FRDRH and FRDRL is less than the specified receive triggering number
#0
1
The amount of receive data written in FRDRH and FRDRL is equal to or greater than the specified receive triggering number
#1
FRDRL
Receive FIFO Data Register
FRDRHL
0x11
8
read-only
0x00
0xff
RDAT
Serial receive data
0
7
read-only
MDDR
Modulation Duty Register
0x12
8
read-write
0xff
0xff
DCCR
Data Compare Match Control Register
0x13
8
read-write
0x40
0xff
DCMF
Data Compare Match Flag
0
0
read-write
0
Not matched
#0
1
Matched
#1
DPER
Data Compare Match Parity Error Flag
3
3
read-write
0
No parity error occurred
#0
1
Parity error occurred
#1
DFER
Data Compare Match Framing Error Flag
4
4
read-write
0
No framing error occurred
#0
1
Framing error occurred
#1
IDSEL
ID Frame Select
6
6
read-write
0
Always compare data regardless of the MPB bit value
#0
1
Only compare data when MPB bit = 1 (ID frame)
#1
DCME
Data Compare Match Enable
7
7
read-write
0
Disable address match function
#0
1
Enable address match function
#1
FCR
FIFO Control Register
0x14
16
read-write
0xf800
0xffff
FM
FIFO Mode Select
0
0
read-write
0
Non-FIFO mode. Selects TDR/RDR or TDRHL/RDRHL for communication.
#0
1
FIFO mode. Selects FTDRHL/FRDRHL for communication.
#1
RFRST
Receive FIFO Data Register Reset
1
1
read-write
0
Do not reset FRDRHL
#0
1
Reset FRDRHL
#1
TFRST
Transmit FIFO Data Register Reset
2
2
read-write
0
Do not reset FTDRHL
#0
1
Reset FTDRHL
#1
DRES
Receive Data Ready Error Select
3
3
read-write
0
Receive data full interrupt (SCIn_RXI)
#0
1
Receive error interrupt (SCIn_ERI)
#1
TTRG
Transmit FIFO Data Trigger Number
4
7
read-write
RTRG
Receive FIFO Data Trigger Number
8
11
read-write
RSTRG
RTS Output Active Trigger Number Select
12
15
read-write
FDR
FIFO Data Count Register
0x16
16
read-only
0x0000
0xffff
R
Receive FIFO Data Count
0
4
read-only
T
Transmit FIFO Data Count
8
12
read-only
LSR
Line Status Register
0x18
16
read-only
0x0000
0xffff
ORER
Overrun Error Flag
0
0
read-only
0
No overrun error occurred
#0
1
Overrun error occurred
#1
FNUM
Framing Error Count
2
6
read-only
PNUM
Parity Error Count
8
12
read-only
CDR
Compare Match Data Register
0x1A
16
read-write
0x0000
0xffff
CMPD
Compare Match Data
0
8
read-write
SPTR
Serial Port Register
0x1C
8
read-write
0x03
0xff
RXDMON
Serial Input Data Monitor
0
0
read-only
SPB2DT
Serial Port Break Data Select
1
1
read-write
SPB2IO
Serial Port Break I/O
2
2
read-write
0
Do not output value of SPB2DT bit on TXDn pin
#0
1
Output value of SPB2DT bit on TXDn pin
#1
RINV
RXD invert bit
4
4
read-write
0
Received data from RXDn is not inverted and input.
#0
1
Received data from RXDn is inverted and input.
#1
TINV
TXD invert bit
5
5
read-write
0
Transmit data is not inverted and output to TXDn.
#0
1
Transmit data is inverted and output to TXDn.
#1
ASEN
Adjust receive sampling timing enable
6
6
read-write
0
Adjust sampling timing disable.
#0
1
Adjust sampling timing enable.
#1
ATEN
Adjust transmit timing enable
7
7
read-write
0
Adjust transmit timing disable.
#0
1
Adjust transmit timing enable.
#1
ACTR
Adjustment Communication Timing Register
0x1D
8
read-write
0x00
0xff
AST
Adjustment value for receive Sampling Timing
0
2
read-write
AJD
Adjustment Direction for receive sampling timing
3
3
read-write
0
The sampling timing is adjusted backward to the middle of bit.
#0
1
The sampling timing is adjusted forward to the middle of bit.
#1
ATT
Adjustment value for Transmit timing
4
6
read-write
AET
Adjustment edge for transmit timing
7
7
read-write
0
Adjust the rising edge timing.
#0
1
Adjust the falling edge timing.
#1
MMR
Manchester Mode Register
0x20
8
read-write
0x00
0xff
RMPOL
Polarity of Received Manchester Code
0
0
read-write
0
Logic 0 is coded as a zero-to-one transition in Manchester code Logic 1 is coded as a one-to-zero transition in Manchester code
#0
1
Logic 0 is coded as a one-to-zero transition in Manchester code Logic 1 is coded as a zero-to-one transition in Manchester code
#1
TMPOL
Polarity of Transmit Manchester Code
1
1
read-write
0
Logic 0 is coded as a zero-to-one transition in Manchester code Logic 1 is coded as a one-to-zero transition in Manchester code
#0
1
Logic 0 is coded as a one-to-zero transition in Manchester code Logic 1 is coded as a zero-to-one transition in Manchester code
#1
ERTEN
Manchester Edge Retiming Enable
2
2
read-write
0
Disables the receive retiming function
#0
1
Enables the receive retiming function
#1
SYNVAL
SYNC value Setting
4
4
read-write
0
The start bit is added as a zero-to-one transition.
#0
1
The start bit is added as a one-to-zero transition.
#1
SYNSEL
SYNC Select
5
5
read-write
0
The start bit pattern is set with the SYNVAL bit
#0
1
The start bit pattern is set with the TSYNC bit.
#1
SBSEL
Start Bit Select
6
6
read-write
0
The start bit area consists of one bit.
#0
1
The start bit area consists of three bits (COMMAND SYNC or DATA SYNC)
#1
MANEN
Manchester Mode Enable
7
7
read-write
0
Disables the Manchester mode
#0
1
Enables the Manchester mode
#1
TMPR
Transmit Manchester Preface Setting Register
0x22
8
read-write
0x00
0xff
TPLEN
Transmit preface length
0
3
read-write
0x0
Disables the transmit preface generation
0x0
Others
Transmit preface length (bit length)
true
TPPAT
Transmit preface pattern
4
5
read-write
00
ALL ZERO
#00
01
ZERO ONE
#01
10
ONE ZERO
#10
11
ALL ONE
#11
RMPR
Receive Manchester Preface Setting Register
0x23
8
read-write
0x00
0xff
RPLEN
Receive Preface Length
0
3
read-write
0
Disables the receive preface generation
#0
Others
Receive preface length (bit length)
true
RPPAT
Receive Preface Pattern
4
5
read-write
00
ALL ZERO
#00
01
ZERO ONE
#01
10
ONE ZERO
#10
11
ALL ONE
#11
MESR
Manchester Extended Error Status Register
0x24
8
read-write
0x00
0xff
PFER
Preface Error flag
0
0
read-write
0
No preface error detected
#0
1
Preface error detected
#1
SYER
SYNC Error flag
1
1
read-write
0
No receive SYNC error detected
#0
1
Receive SYNC error detected
#1
SBER
Start Bit Error flag
2
2
read-write
0
No start bit error detected
#0
1
Start bit error detected
#1
MECR
Manchester Extended Error Control Register
0x25
8
read-write
0x00
0xff
PFEREN
Preface Error Enable
0
0
read-write
0
Does not handle a preface error as an interrupt source
#0
1
Handles a preface error as an interrupt source
#1
SYEREN
Receive SYNC Error Enable
1
1
read-write
0
Does not handle a receive SYNC error as an interrupt source
#0
1
Handles a receive SYNC error as an interrupt source
#1
SBEREN
Start Bit Error Enable
2
2
read-write
0
Does not handle a start bit error as an interrupt source
#0
1
Handles a start bit error as an interrupt source
#1
SCI4
Serial Communication Interface
0x40118400
SCI5
Serial Communication Interface
0x40118500
SCI6
Serial Communication Interface
0x40118600
SCI7
Serial Communication Interface
0x40118700
SCI8
Serial Communication Interface
0x40118800
SCI9
Serial Communication Interface
0x40118900
SPI0
Serial Peripheral Interface 0
0x4011A000
0x00
8
registers
0x08
26
registers
SPCR
SPI Control Register
0x00
8
read-write
0x00
0xff
SPMS
SPI Mode Select
0
0
read-write
0
Select SPI operation (4-wire method)
#0
1
Select clock synchronous operation (3-wire method)
#1
TXMD
Communications Operating Mode Select
1
1
read-write
0
Select full-duplex synchronous serial communications
#0
1
Select serial communications with transmit-only
#1
MODFEN
Mode Fault Error Detection Enable
2
2
read-write
0
Disable detection of mode fault errors
#0
1
Enable detection of mode fault errors
#1
MSTR
SPI Master/Slave Mode Select
3
3
read-write
0
Select slave mode
#0
1
Select master mode
#1
SPEIE
SPI Error Interrupt Enable
4
4
read-write
0
Disable SPI error interrupt requests
#0
1
Enable SPI error interrupt requests
#1
SPTIE
Transmit Buffer Empty Interrupt Enable
5
5
read-write
0
Disable transmit buffer empty interrupt requests
#0
1
Enable transmit buffer empty interrupt requests
#1
SPE
SPI Function Enable
6
6
read-write
0
Disable SPI function
#0
1
Enable SPI function
#1
SPRIE
SPI Receive Buffer Full Interrupt Enable
7
7
read-write
0
Disable SPI receive buffer full interrupt requests
#0
1
Enable SPI receive buffer full interrupt requests
#1
SSLP
SPI Slave Select Polarity Register
0x01
8
read-write
0x00
0xff
SSL0P
SSLn0 Signal Polarity Setting
0
0
read-write
0
Set SSLn0 signal to active-low
#0
1
Set SSLn0 signal to active-high
#1
SSL1P
SSLn1 Signal Polarity Setting
1
1
read-write
0
Set SSLn1 signal to active-low
#0
1
Set SSLn1 signal to active-high
#1
SSL2P
SSLn2 Signal Polarity Setting
2
2
read-write
0
Set SSLn2 signal to active-low
#0
1
Set SSLn2 signal to active-high
#1
SSL3P
SSLn3 Signal Polarity Setting
3
3
read-write
0
Set SSLn3 signal to active-low
#0
1
Set SSLn3 signal to active-high
#1
SPPCR
SPI Pin Control Register
0x02
8
read-write
0x00
0xff
SPLP
SPI Loopback
0
0
read-write
0
Normal mode
#0
1
Loopback mode (receive data = inverted transmit data)
#1
SPLP2
SPI Loopback 2
1
1
read-write
0
Normal mode
#0
1
Loopback mode (receive data = transmit data)
#1
MOIFV
MOSI Idle Fixed Value
4
4
read-write
0
Set level output on MOSIn pin during MOSI idling to low
#0
1
Set level output on MOSIn pin during MOSI idling to high
#1
MOIFE
MOSI Idle Value Fixing Enable
5
5
read-write
0
Set MOSI output value to equal final data from previous transfer
#0
1
Set MOSI output value to equal value set in the MOIFV bit
#1
SPSR
SPI Status Register
0x03
8
read-write
0x20
0xff
OVRF
Overrun Error Flag
0
0
read-write
0
No overrun error occurred
#0
1
Overrun error occurred
#1
IDLNF
SPI Idle Flag
1
1
read-only
0
SPI is in the idle state
#0
1
SPI is in the transfer state
#1
MODF
Mode Fault Error Flag
2
2
read-write
0
No mode fault or underrun error occurred
#0
1
Mode fault error or underrun error occurred
#1
PERF
Parity Error Flag
3
3
read-write
0
No parity error occurred
#0
1
Parity error occurred
#1
UDRF
Underrun Error Flag
4
4
read-write
0
Mode fault error occurred (MODF = 1)
#0
1
Underrun error occurred (MODF = 1)
#1
SPTEF
SPI Transmit Buffer Empty Flag
5
5
read-write
0
Data is in the transmit buffer
#0
1
No data is in the transmit buffer
#1
CENDF
Communication End Flag
6
6
read-write
0
Not communicating or communicating
#0
1
Communication completed
#1
SPRF
SPI Receive Buffer Full Flag
7
7
read-write
0
No valid data is in SPDR/SPDR_HA
#0
1
Valid data is in SPDR/SPDR_HA
#1
SPDR
SPI Data Register
0x04
32
read-write
0x00000000
0xffffffff
SPDR_HA
SPI Data Register
SPDR
0x04
16
read-write
0x0000
0xffff
SPDR_BY
SPI Data Register
SPDR
0x04
8
read-write
0x00
0xff
SPSCR
SPI Sequence Control Register
0x08
8
read-write
0x00
0xff
SPSLN
SPI Sequence Length Specification
0
2
read-write
000
Sequence Length is 1 (Referenced SPCMDn, n = 0→0→…)
#000
001
Sequence Length is 2 (Referenced SPCMDn, n = 0→1→0→…)
#001
010
Sequence Length is 3 (Referenced SPCMDn, n = 0→1→2→0→…)
#010
011
Sequence Length is 4 (Referenced SPCMDn, n = 0→1→2→3→0→…)
#011
100
Sequence Length is 5 (Referenced SPCMDn, n = 0→1→2→3→4→0→…)
#100
101
Sequence Length is 6 (Referenced SPCMDn, n = 0→1→2→3→4→5→0→…)
#101
110
Sequence Length is 7 (Referenced SPCMDn, n = 0→1→2→3→4→5→6→0→…)
#110
111
Sequence Length is 8 (Referenced SPCMDn, n = 0→1→2→3→4→5→6→7→0→…)
#111
SPSSR
SPI Sequence Status Register
0x09
8
read-only
0x00
0xff
SPCP
SPI Command Pointer
0
2
read-only
000
SPCMD0
#000
001
SPCMD1
#001
010
SPCMD2
#010
011
SPCMD3
#011
100
SPCMD4
#100
101
SPCMD5
#101
110
SPCMD6
#110
111
SPCMD7
#111
SPECM
SPI Error Command
4
6
read-only
000
SPCMD0
#000
001
SPCMD1
#001
010
SPCMD2
#010
011
SPCMD3
#011
100
SPCMD4
#100
101
SPCMD5
#101
110
SPCMD6
#110
111
SPCMD7
#111
SPBR
SPI Bit Rate Register
0x0A
8
read-write
0xff
0xff
SPDCR
SPI Data Control Register
0x0B
8
read-write
0x00
0xff
SPFC
Number of Frames Specification
0
1
read-write
00
1 frame
#00
01
2 frames
#01
10
3 frames
#10
11
4 frames
#11
SPRDTD
SPI Receive/Transmit Data Select
4
4
read-write
0
Read SPDR/SPDR_HA values from receive buffer
#0
1
Read SPDR/SPDR_HA values from transmit buffer, but only if the transmit buffer is empty
#1
SPLW
SPI Word Access/Halfword Access Specification
5
5
read-write
0
Set SPDR_HA to valid for halfword access
#0
1
Set SPDR to valid for word access
#1
SPBYT
SPI Byte Access Specification
6
6
read-write
0
SPDR/SPDR_HA is accessed in halfword or word (SPLW is valid)
#0
1
SPDR_BY is accessed in byte (SPLW is invalid)
#1
SPCKD
SPI Clock Delay Register
0x0C
8
read-write
0x00
0xff
SCKDL
RSPCK Delay Setting
0
2
read-write
000
1 RSPCK
#000
001
2 RSPCK
#001
010
3 RSPCK
#010
011
4 RSPCK
#011
100
5 RSPCK
#100
101
6 RSPCK
#101
110
7 RSPCK
#110
111
8 RSPCK
#111
SSLND
SPI Slave Select Negation Delay Register
0x0D
8
read-write
0x00
0xff
SLNDL
SSL Negation Delay Setting
0
2
read-write
000
1 RSPCK
#000
001
2 RSPCK
#001
010
3 RSPCK
#010
011
4 RSPCK
#011
100
5 RSPCK
#100
101
6 RSPCK
#101
110
7 RSPCK
#110
111
8 RSPCK
#111
SPND
SPI Next-Access Delay Register
0x0E
8
read-write
0x00
0xff
SPNDL
SPI Next-Access Delay Setting
0
2
read-write
000
1 RSPCK + 2 PCLKA
#000
001
2 RSPCK + 2 PCLKA
#001
010
3 RSPCK + 2 PCLKA
#010
011
4 RSPCK + 2 PCLKA
#011
100
5 RSPCK + 2 PCLKA
#100
101
6 RSPCK + 2 PCLKA
#101
110
7 RSPCK + 2 PCLKA
#110
111
8 RSPCK + 2 PCLKA
#111
SPCR2
SPI Control Register 2
0x0F
8
read-write
0x00
0xff
SPPE
Parity Enable
0
0
read-write
0
Do not add parity bit to transmit data and do not check parity bit of receive data
#0
1
When SPCR.TXMD = 0: Add parity bit to transmit data and check parity bit of receive data When SPCR.TXMD = 1: Add parity bit to transmit data but do not check parity bit of receive data
#1
SPOE
Parity Mode
1
1
read-write
0
Select even parity for transmission and reception
#0
1
Select odd parity for transmission and reception
#1
SPIIE
SPI Idle Interrupt Enable
2
2
read-write
0
Disable idle interrupt requests
#0
1
Enable idle interrupt requests
#1
PTE
Parity Self-Testing
3
3
read-write
0
Disable self-diagnosis function of the parity circuit
#0
1
Enable self-diagnosis function of the parity circuit
#1
SCKASE
RSPCK Auto-Stop Function Enable
4
4
read-write
0
Disable RSPCK auto-stop function
#0
1
Enable RSPCK auto-stop function
#1
8
0x02
0-7
SPCMD%s
SPI Command Register %s
0x10
16
read-write
0x070d
0xffff
CPHA
RSPCK Phase Setting
0
0
read-write
0
Select data sampling on leading edge, data change on trailing edge
#0
1
Select data change on leading edge, data sampling on trailing edge
#1
CPOL
RSPCK Polarity Setting
1
1
read-write
0
Set RSPCK low during idle
#0
1
Set RSPCK high during idle
#1
BRDV
Bit Rate Division Setting
2
3
read-write
00
Base bit rate
#00
01
Base bit rate divided by 2
#01
10
Base bit rate divided by 4
#10
11
Base bit rate divided by 8
#11
SSLA
SSL Signal Assertion Setting
4
6
read-write
000
SSL0
#000
001
SSL1
#001
010
SSL2
#010
011
SSL3
#011
Others
Setting prohibited
true
SSLKP
SSL Signal Level Keeping
7
7
read-write
0
Negate all SSL signals on completion of transfer
#0
1
Keep SSL signal level from the end of transfer until the beginning of the next access
#1
SPB
SPI Data Length Setting
8
11
read-write
0x0
20 bits
0x0
0x1
24 bits
0x1
0x2
32 bits
0x2
0x3
32 bits
0x3
0x8
9 bits
0x8
0x9
10 bits
0x9
0xA
11 bits
0xa
0xB
12 bits
0xb
0xC
13 bits
0xc
0xD
14 bits
0xd
0xE
15 bits
0xe
0xF
16 bits
0xf
Others
8 bits
true
LSBF
SPI LSB First
12
12
read-write
0
MSB-first
#0
1
LSB-first
#1
SPNDEN
SPI Next-Access Delay Enable
13
13
read-write
0
Select next-access delay of 1 RSPCK + 2 PCLKA
#0
1
Select next-access delay equal to the setting in the SPI Next-Access Delay Register (SPND)
#1
SLNDEN
SSL Negation Delay Setting Enable
14
14
read-write
0
Select SSL negation delay of 1 RSPCK
#0
1
Select SSL negation delay equal to the setting in the SPI Slave Select Negation Delay Register (SSLND)
#1
SCKDEN
RSPCK Delay Setting Enable
15
15
read-write
0
Select RSPCK delay of 1 RSPCK
#0
1
Select RSPCK delay equal to the setting in the SPI Clock Delay Register (SPCKD)
#1
SPDCR2
SPI Data Control Register 2
0x20
8
read-write
0x00
0xff
BYSW
Byte Swap Operating Mode Select
0
0
read-write
0
Byte Swap OFF
#0
1
Byte Swap ON
#1
SINV
Serial Data Invert Bit
1
1
read-write
0
Not invert serial data
#0
1
Invert serial data
#1
SPCR3
SPI Control Register 3
0x21
8
read-write
0x00
0xff
ETXMD
Extended Communication Mode Select
0
0
read-write
0
Full-duplex synchronous or transmit-only serial communications. [the SPCR.TXMD bit is enabled]
#0
1
Receive-only serial communications in slave mode (SPCR.MSTR bit = 0). [the SPCR.TXMD bit is disabled] Setting is prohibited in master mode (SPCR.MSTR bit = 1).
#1
BFDS
Between Burst Transfer Frames Delay Select
1
1
read-write
0
Delay (RSPCK delay, SSL negation delay and next-access delay) between frames is inserted in burst transfer.
#0
1
Delay between frames is not inserted in burst transfer.
#1
CENDIE
SPI Communication End Interrupt Enable
4
4
read-write
0
Communication end interrupt request is disabled.
#0
1
Communication end interrupt request is enabled.
#1
SPI1
Serial Peripheral Interface 1
0x4011A100
ECCAFL0
ECCAFL
0x4012F000
0x00
6
registers
0x0C
8
registers
EC710CTL
ECC Control Register
0x00
32
read-write
0x00000010
0xffffffff
ECEMF
ECC Error Message Flag
0
0
read-only
0
There is no bit error in present RAM output data
#0
1
There is bit error in present RAM output data
#1
ECER1F
ECC Error Detection and Correction Flag
1
1
read-only
0
After clearing this bit, 1-bit error correction has not occurred
#0
1
1-bit error has occurred
#1
ECER2F
2-bit ECC Error Detection Flag
2
2
read-only
0
After clearing this bit, 2-bit error has not occurred
#0
1
2-bit error has occurred
#1
EC1EDIC
ECC 1-bit Error Detection Interrupt Control
3
3
read-write
0
Disable 1-bit error detection interrupt request
#0
1
Enable 1-bit error detection interrupt request
#1
EC2EDIC
ECC 2-bit Error Detection Interrupt Control
4
4
read-write
0
Disable 2-bit error detection interrupt request
#0
1
Enable 2-bit error detection interrupt request
#1
EC1ECP
ECC 1-bit Error Correction Permission
5
5
read-write
0
At 1-bit error detection, the error correction is executed
#0
1
At 1-bit error detection, the error correction is not executed
#1
ECERVF
ECC Error Judgment Enable Flag
6
6
read-write
0
Error judgment disable
#0
1
Error judgment enable
#1
ECER1C
Accumulating ECC Error Detection and Correction Flag Clear
9
9
read-write
0
No effect
#0
1
Clear accumulating ECC error detection and correction flag
#1
ECER2C
2-bit ECC Error Detection Flag Clear
10
10
read-write
0
No effect
#0
1
Clear 2-bit ECC error detection flag
#1
ECOVFF
ECC Overflow Detection Flag
11
11
read-only
0
No effect
#0
1
ECC overflow detection flag
#1
EMCA
Access Control to ECC Mode Select bit
14
15
read-write
ECSEDF0
ECC Single bit Error Address Detection Flag
16
16
read-only
0
There is no bit error in EC710EAD0 after reset or clearing ECER1F bit
#0
1
Address captured in EC710EAD0 shows that 1-bit error occurred and captured
#1
ECDEDF0
ECC Dual Bit Error Address Detection Flag
17
17
read-only
0
There is no bit error in EC710EAD0 after reset or clearing ECER2F bit
#0
1
Address captured in EC710EAD0 shows that 2-bit error occurred and captured
#1
EC710TMC
ECC Test Mode Control Register
0x04
16
read-write
0x0000
0xffff
ECDCS
ECC Decode Input Select
1
1
read-write
0
Input lower 32 bits of RAM output data to data area of decode circuit
#0
1
Input ECEDB31-0 in EC710TED register to data area of decode circuit
#1
ECTMCE
ECC Test Mode Control Enable
7
7
read-write
0
The access to test mode register and bit is disabled
#0
1
The access to test mode register and bit is enabled
#1
ETMA
ECC Test Mode Bit Access Control
14
15
read-write
EC710TED
ECC Test Substitute Data Register
0x0C
32
read-write
0x00000000
0xffffffff
ECEDB
ECC Test Substitute Data
0
31
read-write
EC710EAD0
ECC Error Address Register
0x10
32
read-only
0x00000000
0xffffffff
ECEAD
ECC Error Address
0
10
read-only
ECCAFL1
ECCAFL
0x4012F100
ECCMB
ECCMB
0x4012F200
0x00
6
registers
0x0C
8
registers
EC710CTL
ECC Control Register
0x00
32
read-write
0x00000010
0xffffffff
ECEMF
ECC Error Message Flag
0
0
read-only
0
There is no bit error in present RAM output data
#0
1
There is bit error in present RAM output data
#1
ECER1F
ECC Error Detection and Correction Flag
1
1
read-only
0
After clearing this bit, 1-bit error correction has not occurred
#0
1
1-bit error has occurred
#1
ECER2F
2-bit ECC Error Detection Flag
2
2
read-only
0
After clearing this bit, 2-bit error has not occurred
#0
1
2-bit error has occurred
#1
EC1EDIC
ECC 1-bit Error Detection Interrupt Control
3
3
read-write
0
Disable 1-bit error detection interrupt request
#0
1
Enable 1-bit error detection interrupt request
#1
EC2EDIC
ECC 2-bit Error Detection Interrupt Control
4
4
read-write
0
Disable 2-bit error detection interrupt request
#0
1
Enable 2-bit error detection interrupt request
#1
EC1ECP
ECC 1-bit Error Correction Permission
5
5
read-write
0
At 1-bit error detection, the error correction is executed
#0
1
At 1-bit error detection, the error correction is not executed
#1
ECERVF
ECC Error Judgment Enable Flag
6
6
read-write
0
Error judgment disable
#0
1
Error judgment enable
#1
ECER1C
Accumulating ECC Error Detection and Correction Flag Clear
9
9
read-write
0
No effect
#0
1
Clear accumulating ECC error detection and correction flag
#1
ECER2C
2-bit ECC Error Detection Flag Clear
10
10
read-write
0
No effect
#0
1
Clear 2-bit ECC error detection flag
#1
ECOVFF
ECC Overflow Detection Flag
11
11
read-only
0
No effect
#0
1
ECC overflow detection flag
#1
EMCA
Access Control to ECC Mode Select bit
14
15
read-write
ECSEDF0
ECC Single bit Error Address Detection Flag
16
16
read-only
0
There is no bit error in EC710EAD0 after reset or clearing ECER1F bit
#0
1
Address captured in EC710EAD0 shows that 1-bit error occurred and captured
#1
ECDEDF0
ECC Dual Bit Error Address Detection Flag
17
17
read-only
0
There is no bit error in EC710EAD0 after reset or clearing ECER2F bit
#0
1
Address captured in EC710EAD0 shows that 2-bit error occurred and captured
#1
EC710TMC
ECC Test Mode Control Register
0x04
16
read-write
0x0000
0xffff
ECDCS
ECC Decode Input Select
1
1
read-write
0
Input lower 32 bits of RAM output data to data area of decode circuit
#0
1
Input ECEDB31-0 in EC710TED register to data area of decode circuit
#1
ECTMCE
ECC Test Mode Control Enable
7
7
read-write
0
The access to test mode register and bit is disabled
#0
1
The access to test mode register and bit is enabled
#1
ETMA
ECC Test Mode Bit Access Control
14
15
read-write
EC710TED
ECC Test Substitute Data Register
0x0C
32
read-write
0x00000000
0xffffffff
ECEDB
ECC Test Substitute Data
0
31
read-write
EC710EAD0
ECC Error Address Register
0x10
32
read-only
0x00000000
0xffffffff
ECEAD
ECC Error Address
0
10
read-only
GPT320
General PWM 32-bit Timer 0
0x40169000
0x00
68
registers
0x48
36
registers
0x88
8
registers
0xB8
8
registers
0xD0
8
registers
GTWP
General PWM Timer Write-Protection Register
0x00
32
read-write
0x00000000
0xffffffff
WP
Register Write Disable
0
0
read-write
0
Write to the register enabled
#0
1
Write to the register disabled
#1
STRWP
GTSTR.CSTRT Bit Write Disable
1
1
read-write
0
Write to the bit is enabled
#0
1
Write to the bit is disabled
#1
STPWP
GTSTP.CSTOP Bit Write Disable
2
2
read-write
0
Write to the bit is enabled
#0
1
Write to the bit is disabled
#1
CLRWP
GTCLR.CCLR Bit Write Disable
3
3
read-write
0
Write to the bit is enabled
#0
1
Write to the bit is disabled
#1
CMNWP
Common Register Write Disabled
4
4
read-write
0
Write to the register is enabled
#0
1
Write to the register is disabled
#1
PRKEY
GTWP Key Code
8
15
write-only
GTSTR
General PWM Timer Software Start Register
0x04
32
read-write
0x00000000
0xffffffff
CSTRT0
Channel n GTCNT Count Start (n : the same as bit position value)
0
0
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT1
Channel n GTCNT Count Start (n : the same as bit position value)
1
1
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT2
Channel n GTCNT Count Start (n : the same as bit position value)
2
2
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT3
Channel n GTCNT Count Start (n : the same as bit position value)
3
3
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT4
Channel n GTCNT Count Start (n : the same as bit position value)
4
4
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT5
Channel n GTCNT Count Start (n : the same as bit position value)
5
5
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT6
Channel n GTCNT Count Start (n : the same as bit position value)
6
6
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT7
Channel n GTCNT Count Start (n : the same as bit position value)
7
7
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT8
Channel n GTCNT Count Start (n : the same as bit position value)
8
8
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT9
Channel n GTCNT Count Start (n : the same as bit position value)
9
9
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
GTSTP
General PWM Timer Software Stop Register
0x08
32
read-write
0xffffffff
0xffffffff
CSTOP0
Channel n GTCNT Count Stop (n : the same as bit position value)
0
0
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP1
Channel n GTCNT Count Stop (n : the same as bit position value)
1
1
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP2
Channel n GTCNT Count Stop (n : the same as bit position value)
2
2
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP3
Channel n GTCNT Count Stop (n : the same as bit position value)
3
3
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP4
Channel n GTCNT Count Stop (n : the same as bit position value)
4
4
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP5
Channel n GTCNT Count Stop (n : the same as bit position value)
5
5
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP6
Channel n GTCNT Count Stop (n : the same as bit position value)
6
6
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP7
Channel n GTCNT Count Stop (n : the same as bit position value)
7
7
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP8
Channel n GTCNT Count Stop (n : the same as bit position value)
8
8
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP9
Channel n GTCNT Count Stop (n : the same as bit position value)
9
9
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
GTCLR
General PWM Timer Software Clear Register
0x0C
32
write-only
0x00000000
0xffffffff
CCLR0
Channel n GTCNT Count Clear (n : the same as bit position value)
0
0
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR1
Channel n GTCNT Count Clear (n : the same as bit position value)
1
1
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR2
Channel n GTCNT Count Clear (n : the same as bit position value)
2
2
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR3
Channel n GTCNT Count Clear (n : the same as bit position value)
3
3
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR4
Channel n GTCNT Count Clear (n : the same as bit position value)
4
4
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR5
Channel n GTCNT Count Clear (n : the same as bit position value)
5
5
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR6
Channel n GTCNT Count Clear (n : the same as bit position value)
6
6
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR7
Channel n GTCNT Count Clear (n : the same as bit position value)
7
7
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR8
Channel n GTCNT Count Clear (n : the same as bit position value)
8
8
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR9
Channel n GTCNT Count Clear (n : the same as bit position value)
9
9
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
GTSSR
General PWM Timer Start Source Select Register
0x10
32
read-write
0x00000000
0xffffffff
SSGTRGAR
GTETRGA Pin Rising Input Source Counter Start Enable
0
0
read-write
0
Counter start disabled on the rising edge of GTETRGA input
#0
1
Counter start enabled on the rising edge of GTETRGA input
#1
SSGTRGAF
GTETRGA Pin Falling Input Source Counter Start Enable
1
1
read-write
0
Counter start disabled on the falling edge of GTETRGA input
#0
1
Counter start enabled on the falling edge of GTETRGA input
#1
SSGTRGBR
GTETRGB Pin Rising Input Source Counter Start Enable
2
2
read-write
0
Counter start disabled on the rising edge of GTETRGB input
#0
1
Counter start enabled on the rising edge of GTETRGB input
#1
SSGTRGBF
GTETRGB Pin Falling Input Source Counter Start Enable
3
3
read-write
0
Counter start disabled on the falling edge of GTETRGB input
#0
1
Counter start enabled on the falling edge of GTETRGB input
#1
SSGTRGCR
GTETRGC Pin Rising Input Source Counter Start Enable
4
4
read-write
0
Counter start disabled on the rising edge of GTETRGC input
#0
1
Counter start enabled on the rising edge of GTETRGC input
#1
SSGTRGCF
GTETRGC Pin Falling Input Source Counter Start Enable
5
5
read-write
0
Counter start disabled on the falling edge of GTETRGC input
#0
1
Counter start enabled on the falling edge of GTETRGC input
#1
SSGTRGDR
GTETRGD Pin Rising Input Source Counter Start Enable
6
6
read-write
0
Counter start disabled on the rising edge of GTETRGD input
#0
1
Counter start enabled on the rising edge of GTETRGD input
#1
SSGTRGDF
GTETRGD Pin Falling Input Source Counter Start Enable
7
7
read-write
0
Counter start disabled on the falling edge of GTETRGD input
#0
1
Counter start enabled on the falling edge of GTETRGD input
#1
SSCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Start Enable
8
8
read-write
0
Counter start disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter start enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
SSCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Start Enable
9
9
read-write
0
Counter start disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter start enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
SSCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Start Enable
10
10
read-write
0
Counter start disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter start enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
SSCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Start Enable
11
11
read-write
0
Counter start disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter start enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
SSCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Start Enable
12
12
read-write
0
Counter start disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter start enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
SSCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Start Enable
13
13
read-write
0
Counter start disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter start enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
SSCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Start Enable
14
14
read-write
0
Counter start disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter start enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
SSCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Start Enable
15
15
read-write
0
Counter start disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter start enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
SSELCA
ELC_GPTA Event Source Counter Start Enable
16
16
read-write
0
Counter start disabled at the ELC_GPTA input
#0
1
Counter start enabled at the ELC_GPTA input
#1
SSELCB
ELC_GPTB Event Source Counter Start Enable
17
17
read-write
0
Counter start disabled at the ELC_GPTB input
#0
1
Counter start enabled at the ELC_GPTB input
#1
SSELCC
ELC_GPTC Event Source Counter Start Enable
18
18
read-write
0
Counter start disabled at the ELC_GPTC input
#0
1
Counter start enabled at the ELC_GPTC input
#1
SSELCD
ELC_GPTD Event Source Counter Start Enable
19
19
read-write
0
Counter start disabled at the ELC_GPTD input
#0
1
Counter start enabled at the ELC_GPTD input
#1
SSELCE
ELC_GPTE Event Source Counter Start Enable
20
20
read-write
0
Counter start disabled at the ELC_GPTE input
#0
1
Counter start enabled at the ELC_GPTE input
#1
SSELCF
ELC_GPTF Event Source Counter Start Enable
21
21
read-write
0
Counter start disabled at the ELC_GPTF input
#0
1
Counter start enabled at the ELC_GPTF input
#1
SSELCG
ELC_GPTG Event Source Counter Start Enable
22
22
read-write
0
Counter start disabled at the ELC_GPTG input
#0
1
Counter start enabled at the ELC_GPTG input
#1
SSELCH
ELC_GPTH Event Source Counter Start Enable
23
23
read-write
0
Counter start disabled at the ELC_GPTH input
#0
1
Counter start enabled at the ELC_GPTH input
#1
CSTRT
Software Source Counter Start Enable
31
31
read-write
0
Counter start disabled by the GTSTR register
#0
1
Counter start enabled by the GTSTR register
#1
GTPSR
General PWM Timer Stop Source Select Register
0x14
32
read-write
0x00000000
0xffffffff
PSGTRGAR
GTETRGA Pin Rising Input Source Counter Stop Enable
0
0
read-write
0
Counter stop disabled on the rising edge of GTETRGA input
#0
1
Counter stop enabled on the rising edge of GTETRGA input
#1
PSGTRGAF
GTETRGA Pin Falling Input Source Counter Stop Enable
1
1
read-write
0
Counter stop disabled on the falling edge of GTETRGA input
#0
1
Counter stop enabled on the falling edge of GTETRGA input
#1
PSGTRGBR
GTETRGB Pin Rising Input Source Counter Stop Enable
2
2
read-write
0
Counter stop disabled on the rising edge of GTETRGB input
#0
1
Counter stop enabled on the rising edge of GTETRGB input
#1
PSGTRGBF
GTETRGB Pin Falling Input Source Counter Stop Enable
3
3
read-write
0
Counter stop disabled on the falling edge of GTETRGB input
#0
1
Counter stop enabled on the falling edge of GTETRGB input
#1
PSGTRGCR
GTETRGC Pin Rising Input Source Counter Stop Enable
4
4
read-write
0
Counter stop disabled on the rising edge of GTETRGC input
#0
1
Counter stop enabled on the rising edge of GTETRGC input
#1
PSGTRGCF
GTETRGC Pin Falling Input Source Counter Stop Enable
5
5
read-write
0
Counter stop disabled on the falling edge of GTETRGC input
#0
1
Counter stop enabled on the falling edge of GTETRGC input
#1
PSGTRGDR
GTETRGD Pin Rising Input Source Counter Stop Enable
6
6
read-write
0
Counter stop disabled on the rising edge of GTETRGD input
#0
1
Counter stop enabled on the rising edge of GTETRGD input
#1
PSGTRGDF
GTETRGD Pin Falling Input Source Counter Stop Enable
7
7
read-write
0
Counter stop disabled on the falling edge of GTETRGD input
#0
1
Counter stop enabled on the falling edge of GTETRGD input
#1
PSCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Stop Enable
8
8
read-write
0
Counter stop disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter stop enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
PSCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Stop Enable
9
9
read-write
0
Counter stop disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter stop enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
PSCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Stop Enable
10
10
read-write
0
Counter stop disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter stop enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
PSCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Stop Enable
11
11
read-write
0
Counter stop disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter stop enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
PSCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Stop Enable
12
12
read-write
0
Counter stop disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter stop enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
PSCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Stop Enable
13
13
read-write
0
Counter stop disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter stop enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
PSCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Stop Enable
14
14
read-write
0
Counter stop disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter stop enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
PSCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Stop Enable
15
15
read-write
0
Counter stop disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter stop enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
PSELCA
ELC_GPTA Event Source Counter Stop Enable
16
16
read-write
0
Counter stop disabled at the ELC_GPTA input
#0
1
Counter stop enabled at the ELC_GPTA input
#1
PSELCB
ELC_GPTB Event Source Counter Stop Enable
17
17
read-write
0
Counter stop disabled at the ELC_GPTB input
#0
1
Counter stop enabled at the ELC_GPTB input
#1
PSELCC
ELC_GPTC Event Source Counter Stop Enable
18
18
read-write
0
Counter stop disabled at the ELC_GPTC input
#0
1
Counter stop enabled at the ELC_GPTC input
#1
PSELCD
ELC_GPTD Event Source Counter Stop Enable
19
19
read-write
0
Counter stop disabled at the ELC_GPTD input
#0
1
Counter stop enabled at the ELC_GPTD input
#1
PSELCE
ELC_GPTE Event Source Counter Stop Enable
20
20
read-write
0
Counter stop disabled at the ELC_GPTE input
#0
1
Counter stop enabled at the ELC_GPTE input
#1
PSELCF
ELC_GPTF Event Source Counter Stop Enable
21
21
read-write
0
Counter stop disabled at the ELC_GPTF input
#0
1
Counter stop enabled at the ELC_GPTF input
#1
PSELCG
ELC_GPTG Event Source Counter Stop Enable
22
22
read-write
0
Counter stop disabled at the ELC_GPTG input
#0
1
Counter stop enabled at the ELC_GPTG input
#1
PSELCH
ELC_GPTH Event Source Counter Stop Enable
23
23
read-write
0
Counter stop disabled at the ELC_GPTH input
#0
1
Counter stop enabled at the ELC_GPTH input
#1
CSTOP
Software Source Counter Stop Enable
31
31
read-write
0
Counter stop disabled by the GTSTP register
#0
1
Counter stop enabled by the GTSTP register
#1
GTCSR
General PWM Timer Clear Source Select Register
0x18
32
read-write
0x00000000
0xffffffff
CSGTRGAR
GTETRGA Pin Rising Input Source Counter Clear Enable
0
0
read-write
0
Counter clear disabled on the rising edge of GTETRGA input
#0
1
Counter clear enabled on the rising edge of GTETRGA input
#1
CSGTRGAF
GTETRGA Pin Falling Input Source Counter Clear Enable
1
1
read-write
0
Counter clear disabled on the falling edge of GTETRGA input
#0
1
Counter clear enabled on the falling edge of GTETRGA input
#1
CSGTRGBR
GTETRGB Pin Rising Input Source Counter Clear Enable
2
2
read-write
0
Disable counter clear on the rising edge of GTETRGB input
#0
1
Enable counter clear on the rising edge of GTETRGB input
#1
CSGTRGBF
GTETRGB Pin Falling Input Source Counter Clear Enable
3
3
read-write
0
Counter clear disabled on the falling edge of GTETRGB input
#0
1
Counter clear enabled on the falling edge of GTETRGB input
#1
CSGTRGCR
GTETRGC Pin Rising Input Source Counter Clear Enable
4
4
read-write
0
Disable counter clear on the rising edge of GTETRGC input
#0
1
Enable counter clear on the rising edge of GTETRGC input
#1
CSGTRGCF
GTETRGC Pin Falling Input Source Counter Clear Enable
5
5
read-write
0
Counter clear disabled on the falling edge of GTETRGC input
#0
1
Counter clear enabled on the falling edge of GTETRGC input
#1
CSGTRGDR
GTETRGD Pin Rising Input Source Counter Clear Enable
6
6
read-write
0
Disable counter clear on the rising edge of GTETRGD input
#0
1
Enable counter clear on the rising edge of GTETRGD input
#1
CSGTRGDF
GTETRGD Pin Falling Input Source Counter Clear Enable
7
7
read-write
0
Counter clear disabled on the falling edge of GTETRGD input
#0
1
Counter clear enabled on the falling edge of GTETRGD input
#1
CSCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Clear Enable
8
8
read-write
0
Counter clear disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter clear enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
CSCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Clear Enable
9
9
read-write
0
Counter clear disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter clear enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
CSCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Clear Enable
10
10
read-write
0
Counter clear disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter clear enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
CSCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Clear Enable
11
11
read-write
0
Counter clear disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter clear enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
CSCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Clear Enable
12
12
read-write
0
Counter clear disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter clear enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
CSCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Clear Enable
13
13
read-write
0
Counter clear disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter clear enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
CSCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Clear Enable
14
14
read-write
0
Counter clear disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter clear enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
CSCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Clear Enable
15
15
read-write
0
Counter clear disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter clear enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
CSELCA
ELC_GPTA Event Source Counter Clear Enable
16
16
read-write
0
Counter clear disabled at the ELC_GPTA input
#0
1
Counter clear enabled at the ELC_GPTA input
#1
CSELCB
ELC_GPTB Event Source Counter Clear Enable
17
17
read-write
0
Counter clear disabled at the ELC_GPTB input
#0
1
Counter clear enabled at the ELC_GPTB input
#1
CSELCC
ELC_GPTC Event Source Counter Clear Enable
18
18
read-write
0
Counter clear disabled at the ELC_GPTC input
#0
1
Counter clear enabled at the ELC_GPTC input
#1
CSELCD
ELC_GPTD Event Source Counter Clear Enable
19
19
read-write
0
Counter clear disabled at the ELC_GPTD input
#0
1
Counter clear enabled at the ELC_GPTD input
#1
CSELCE
ELC_GPTE Event Source Counter Clear Enable
20
20
read-write
0
Counter clear disabled at the ELC_GPTE input
#0
1
Counter clear enabled at the ELC_GPTE input
#1
CSELCF
ELC_GPTF Event Source Counter Clear Enable
21
21
read-write
0
Counter clear disabled at the ELC_GPTF input
#0
1
Counter clear enabled at the ELC_GPTF input
#1
CSELCG
ELC_GPTG Event Source Counter Clear Enable
22
22
read-write
0
Counter clear disabled at the ELC_GPTG input
#0
1
Counter clear enabled at the ELC_GPTG input
#1
CSELCH
ELC_GPTH Event Source Counter Clear Enable
23
23
read-write
0
Counter clear disabled at the ELC_GPTH input
#0
1
Counter clear enabled at the ELC_GPTH input
#1
CCLR
Software Source Counter Clear Enable
31
31
read-write
0
Counter clear disabled by the GTCLR register
#0
1
Counter clear enabled by the GTCLR register
#1
GTUPSR
General PWM Timer Up Count Source Select Register
0x1C
32
read-write
0x00000000
0xffffffff
USGTRGAR
GTETRGA Pin Rising Input Source Counter Count Up Enable
0
0
read-write
0
Counter count up disabled on the rising edge of GTETRGA input
#0
1
Counter count up enabled on the rising edge of GTETRGA input
#1
USGTRGAF
GTETRGA Pin Falling Input Source Counter Count Up Enable
1
1
read-write
0
Counter count up disabled on the falling edge of GTETRGA input
#0
1
Counter count up enabled on the falling edge of GTETRGA input
#1
USGTRGBR
GTETRGB Pin Rising Input Source Counter Count Up Enable
2
2
read-write
0
Counter count up disabled on the rising edge of GTETRGB input
#0
1
Counter count up enabled on the rising edge of GTETRGB input
#1
USGTRGBF
GTETRGB Pin Falling Input Source Counter Count Up Enable
3
3
read-write
0
Counter count up disabled on the falling edge of GTETRGB input
#0
1
Counter count up enabled on the falling edge of GTETRGB input
#1
USGTRGCR
GTETRGC Pin Rising Input Source Counter Count Up Enable
4
4
read-write
0
Counter count up disabled on the rising edge of GTETRGC input
#0
1
Counter count up enabled on the rising edge of GTETRGC input
#1
USGTRGCF
GTETRGC Pin Falling Input Source Counter Count Up Enable
5
5
read-write
0
Counter count up disabled on the falling edge of GTETRGC input
#0
1
Counter count up enabled on the falling edge of GTETRGC input
#1
USGTRGDR
GTETRGD Pin Rising Input Source Counter Count Up Enable
6
6
read-write
0
Counter count up disabled on the rising edge of GTETRGD input
#0
1
Counter count up enabled on the rising edge of GTETRGD input
#1
USGTRGDF
GTETRGD Pin Falling Input Source Counter Count Up Enable
7
7
read-write
0
Counter count up disabled on the falling edge of GTETRGD input
#0
1
Counter count up enabled on the falling edge of GTETRGD input
#1
USCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Count Up Enable
8
8
read-write
0
Counter count up disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter count up enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
USCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Count Up Enable
9
9
read-write
0
Counter count up disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter count up enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
USCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Count Up Enable
10
10
read-write
0
Counter count up disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter count up enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
USCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Count Up Enable
11
11
read-write
0
Counter count up disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter count up enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
USCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Count Up Enable
12
12
read-write
0
Counter count up disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter count up enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
USCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Count Up Enable
13
13
read-write
0
Counter count up disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter count up enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
USCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Count Up Enable
14
14
read-write
0
Counter count up disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter count up enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
USCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Count Up Enable
15
15
read-write
0
Counter count up disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter count up enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
USELCA
ELC_GPTA Event Source Counter Count Up Enable
16
16
read-write
0
Counter count up disabled at the ELC_GPTA input
#0
1
Counter count up enabled at the ELC_GPTA input
#1
USELCB
ELC_GPTB Event Source Counter Count Up Enable
17
17
read-write
0
Counter count up disabled at the ELC_GPTB input
#0
1
Counter count up enabled at the ELC_GPTB input
#1
USELCC
ELC_GPTC Event Source Counter Count Up Enable
18
18
read-write
0
Counter count up disabled at the ELC_GPTC input
#0
1
Counter count up enabled at the ELC_GPTC input
#1
USELCD
ELC_GPTD Event Source Counter Count Up Enable
19
19
read-write
0
Counter count up disabled at the ELC_GPTD input
#0
1
Counter count up enabled at the ELC_GPTD input
#1
USELCE
ELC_GPTE Event Source Counter Count Up Enable
20
20
read-write
0
Counter count up disabled at the ELC_GPTE input
#0
1
Counter count up enabled at the ELC_GPTE input
#1
USELCF
ELC_GPTF Event Source Counter Count Up Enable
21
21
read-write
0
Counter count up disabled at the ELC_GPTF input
#0
1
Counter count up enabled at the ELC_GPTF input
#1
USELCG
ELC_GPTG Event Source Counter Count Up Enable
22
22
read-write
0
Counter count up disabled at the ELC_GPTG input
#0
1
Counter count up enabled at the ELC_GPTG input
#1
USELCH
ELC_GPTH Event Source Counter Count Up Enable
23
23
read-write
0
Counter count up disabled at the ELC_GPTH input
#0
1
Counter count up enabled at the ELC_GPTH input
#1
GTDNSR
General PWM Timer Down Count Source Select Register
0x20
32
read-write
0x00000000
0xffffffff
DSGTRGAR
GTETRGA Pin Rising Input Source Counter Count Down Enable
0
0
read-write
0
Counter count down disabled on the rising edge of GTETRGA input
#0
1
Counter count down enabled on the rising edge of GTETRGA input
#1
DSGTRGAF
GTETRGA Pin Falling Input Source Counter Count Down Enable
1
1
read-write
0
Counter count down disabled on the falling edge of GTETRGA input
#0
1
Counter count down enabled on the falling edge of GTETRGA input
#1
DSGTRGBR
GTETRGB Pin Rising Input Source Counter Count Down Enable
2
2
read-write
0
Counter count down disabled on the rising edge of GTETRGB input
#0
1
Counter count down enabled on the rising edge of GTETRGB input
#1
DSGTRGBF
GTETRGB Pin Falling Input Source Counter Count Down Enable
3
3
read-write
0
Counter count down disabled on the falling edge of GTETRGB input
#0
1
Counter count down enabled on the falling edge of GTETRGB input
#1
DSGTRGCR
GTETRGC Pin Rising Input Source Counter Count Down Enable
4
4
read-write
0
Counter count down disabled on the rising edge of GTETRGC input
#0
1
Counter count down enabled on the rising edge of GTETRGC input
#1
DSGTRGCF
GTETRGC Pin Falling Input Source Counter Count Down Enable
5
5
read-write
0
Counter count down disabled on the falling edge of GTETRGC input
#0
1
Counter count down enabled on the falling edge of GTETRGC input
#1
DSGTRGDR
GTETRGD Pin Rising Input Source Counter Count Down Enable
6
6
read-write
0
Counter count down disabled on the rising edge of GTETRGD input
#0
1
Counter count down enabled on the rising edge of GTETRGD input
#1
DSGTRGDF
GTETRGD Pin Falling Input Source Counter Count Down Enable
7
7
read-write
0
Counter count down disabled on the falling edge of GTETRGD input
#0
1
Counter count down enabled on the falling edge of GTETRGD input
#1
DSCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Count Down Enable
8
8
read-write
0
Counter count down disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter count down enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
DSCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Count Down Enable
9
9
read-write
0
Counter count down disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter count down enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
DSCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Count Down Enable
10
10
read-write
0
Counter count down disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter count down enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
DSCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Count Down Enable
11
11
read-write
0
Counter count down disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter count down enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
DSCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Count Down Enable
12
12
read-write
0
Counter count down disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter count down enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
DSCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Count Down Enable
13
13
read-write
0
Counter count down disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter count down enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
DSCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Count Down Enable
14
14
read-write
0
Counter count down disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter count down enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
DSCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Count Down Enable
15
15
read-write
0
Counter count down disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter count down enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
DSELCA
ELC_GPTA Event Source Counter Count Down Enable
16
16
read-write
0
Counter count down disabled at the ELC_GPTA input
#0
1
Counter count down enabled at the ELC_GPTA input
#1
DSELCB
ELC_GPTB Event Source Counter Count Down Enable
17
17
read-write
0
Counter count down disabled at the ELC_GPTB input
#0
1
Counter count down enabled at the ELC_GPTB input
#1
DSELCC
ELC_GPTC Event Source Counter Count Down Enable
18
18
read-write
0
Counter count down disabled at the ELC_GPTC input
#0
1
Counter count down enabled at the ELC_GPTC input
#1
DSELCD
ELC_GPTD Event Source Counter Count Down Enable
19
19
read-write
0
Counter count down disabled at the ELC_GPTD input
#0
1
Counter count down enabled at the ELC_GPTD input
#1
DSELCE
ELC_GPTE Event Source Counter Count Down Enable
20
20
read-write
0
Counter count down disabled at the ELC_GPTE input
#0
1
Counter count down enabled at the ELC_GPTE input
#1
DSELCF
ELC_GPTF Event Source Counter Count Down Enable
21
21
read-write
0
Counter count down disabled at the ELC_GPTF input
#0
1
Counter count down enabled at the ELC_GPTF input
#1
DSELCG
ELC_GPTG Event Source Counter Count Down Enable
22
22
read-write
0
Counter count down disabled at the ELC_GPTG input
#0
1
Counter count down enabled at the ELC_GPTG input
#1
DSELCH
ELC_GPTF Event Source Counter Count Down Enable
23
23
read-write
0
Counter count down disabled at the ELC_GPTF input
#0
1
Counter count down enabled at the ELC_GPTF input
#1
GTICASR
General PWM Timer Input Capture Source Select Register A
0x24
32
read-write
0x00000000
0xffffffff
ASGTRGAR
GTETRGA Pin Rising Input Source GTCCRA Input Capture Enable
0
0
read-write
0
GTCCRA input capture disabled on the rising edge of GTETRGA input
#0
1
GTCCRA input capture enabled on the rising edge of GTETRGA input
#1
ASGTRGAF
GTETRGA Pin Falling Input Source GTCCRA Input Capture Enable
1
1
read-write
0
GTCCRA input capture disabled on the falling edge of GTETRGA input
#0
1
GTCCRA input capture enabled on the falling edge of GTETRGA input
#1
ASGTRGBR
GTETRGB Pin Rising Input Source GTCCRA Input Capture Enable
2
2
read-write
0
GTCCRA input capture disabled on the rising edge of GTETRGB input
#0
1
GTCCRA input capture enabled on the rising edge of GTETRGB input
#1
ASGTRGBF
GTETRGB Pin Falling Input Source GTCCRA Input Capture Enable
3
3
read-write
0
GTCCRA input capture disabled on the falling edge of GTETRGB input
#0
1
GTCCRA input capture enabled on the falling edge of GTETRGB input
#1
ASGTRGCR
GTETRGC Pin Rising Input Source GTCCRA Input Capture Enable
4
4
read-write
0
GTCCRA input capture disabled on the rising edge of GTETRGC input
#0
1
GTCCRA input capture enabled on the rising edge of GTETRGC input
#1
ASGTRGCF
GTETRGC Pin Falling Input Source GTCCRA Input Capture Enable
5
5
read-write
0
GTCCRA input capture disabled on the falling edge of GTETRGC input
#0
1
GTCCRA input capture enabled on the falling edge of GTETRGC input
#1
ASGTRGDR
GTETRGD Pin Rising Input Source GTCCRA Input Capture Enable
6
6
read-write
0
GTCCRA input capture disabled on the rising edge of GTETRGD input
#0
1
GTCCRA input capture enabled on the rising edge of GTETRGD input
#1
ASGTRGDF
GTETRGD Pin Falling Input Source GTCCRA Input Capture Enable
7
7
read-write
0
GTCCRA input capture disabled on the falling edge of GTETRGD input
#0
1
GTCCRA input capture enabled on the falling edge of GTETRGD input
#1
ASCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source GTCCRA Input Capture Enable
8
8
read-write
0
GTCCRA input capture disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
GTCCRA input capture enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
ASCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source GTCCRA Input Capture Enable
9
9
read-write
0
GTCCRA input capture disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
GTCCRA input capture enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
ASCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source GTCCRA Input Capture Enable
10
10
read-write
0
GTCCRA input capture disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
GTCCRA input capture enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
ASCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source GTCCRA Input Capture Enable
11
11
read-write
0
GTCCRA input capture disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
GTCCRA input capture enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
ASCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source GTCCRA Input Capture Enable
12
12
read-write
0
GTCCRA input capture disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
GTCCRA input capture enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
ASCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source GTCCRA Input Capture Enable
13
13
read-write
0
GTCCRA input capture disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
GTCCRA input capture enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
ASCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source GTCCRA Input Capture Enable
14
14
read-write
0
GTCCRA input capture disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
GTCCRA input capture enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
ASCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source GTCCRA Input Capture Enable
15
15
read-write
0
GTCCRA input capture disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
GTCCRA input capture enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
ASELCA
ELC_GPTA Event Source GTCCRA Input Capture Enable
16
16
read-write
0
GTCCRA input capture disabled at the ELC_GPTA input
#0
1
GTCCRA input capture enabled at the ELC_GPTA input
#1
ASELCB
ELC_GPTB Event Source GTCCRA Input Capture Enable
17
17
read-write
0
GTCCRA input capture disabled at the ELC_GPTB input
#0
1
GTCCRA input capture enabled at the ELC_GPTB input
#1
ASELCC
ELC_GPTC Event Source GTCCRA Input Capture Enable
18
18
read-write
0
GTCCRA input capture disabled at the ELC_GPTC input
#0
1
GTCCRA input capture enabled at the ELC_GPTC input
#1
ASELCD
ELC_GPTD Event Source GTCCRA Input Capture Enable
19
19
read-write
0
GTCCRA input capture disabled at the ELC_GPTD input
#0
1
GTCCRA input capture enabled at the ELC_GPTD input
#1
ASELCE
ELC_GPTE Event Source GTCCRA Input Capture Enable
20
20
read-write
0
GTCCRA input capture disabled at the ELC_GPTE input
#0
1
GTCCRA input capture enabled at the ELC_GPTE input
#1
ASELCF
ELC_GPTF Event Source GTCCRA Input Capture Enable
21
21
read-write
0
GTCCRA input capture disabled at the ELC_GPTF input
#0
1
GTCCRA input capture enabled at the ELC_GPTF input
#1
ASELCG
ELC_GPTG Event Source GTCCRA Input Capture Enable
22
22
read-write
0
GTCCRA input capture disabled at the ELC_GPTG input
#0
1
GTCCRA input capture enabled at the ELC_GPTG input
#1
ASELCH
ELC_GPTH Event Source GTCCRA Input Capture Enable
23
23
read-write
0
GTCCRA input capture disabled at the ELC_GPTH input
#0
1
GTCCRA input capture enabled at the ELC_GPTH input
#1
GTICBSR
General PWM Timer Input Capture Source Select Register B
0x28
32
read-write
0x00000000
0xffffffff
BSGTRGAR
GTETRGA Pin Rising Input Source GTCCRB Input Capture Enable
0
0
read-write
0
GTCCRB input capture disabled on the rising edge of GTETRGA input
#0
1
GTCCRB input capture enabled on the rising edge of GTETRGA input
#1
BSGTRGAF
GTETRGA Pin Falling Input Source GTCCRB Input Capture Enable
1
1
read-write
0
GTCCRB input capture disabled on the falling edge of GTETRGA input
#0
1
GTCCRB input capture enabled on the falling edge of GTETRGA input
#1
BSGTRGBR
GTETRGB Pin Rising Input Source GTCCRB Input Capture Enable
2
2
read-write
0
GTCCRB input capture disabled on the rising edge of GTETRGB input
#0
1
GTCCRB input capture enabled on the rising edge of GTETRGB input
#1
BSGTRGBF
GTETRGB Pin Falling Input Source GTCCRB Input Capture Enable
3
3
read-write
0
GTCCRB input capture disabled on the falling edge of GTETRGB input
#0
1
GTCCRB input capture enabled on the falling edge of GTETRGB input
#1
BSGTRGCR
GTETRGC Pin Rising Input Source GTCCRB Input Capture Enable
4
4
read-write
0
GTCCRB input capture disabled on the rising edge of GTETRGC input
#0
1
GTCCRB input capture enabled on the rising edge of GTETRGC input
#1
BSGTRGCF
GTETRGC Pin Falling Input Source GTCCRB Input Capture Enable
5
5
read-write
0
GTCCRB input capture disabled on the falling edge of GTETRGC input
#0
1
GTCCRB input capture enabled on the falling edge of GTETRGC input
#1
BSGTRGDR
GTETRGD Pin Rising Input Source GTCCRB Input Capture Enable
6
6
read-write
0
GTCCRB input capture disabled on the rising edge of GTETRGD input
#0
1
GTCCRB input capture enabled on the rising edge of GTETRGD input
#1
BSGTRGDF
GTETRGD Pin Falling Input Source GTCCRB Input Capture Enable
7
7
read-write
0
GTCCRB input capture disabled on the falling edge of GTETRGD input
#0
1
GTCCRB input capture enabled on the falling edge of GTETRGD input
#1
BSCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source GTCCRB Input Capture Enable
8
8
read-write
0
GTCCRB input capture disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
GTCCRB input capture enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
BSCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source GTCCRB Input Capture Enable
9
9
read-write
0
GTCCRB input capture disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
GTCCRB input capture enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
BSCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source GTCCRB Input Capture Enable
10
10
read-write
0
GTCCRB input capture disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
GTCCRB input capture enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
BSCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source GTCCRB Input Capture Enable
11
11
read-write
0
GTCCRB input capture disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
GTCCRB input capture enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
BSCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source GTCCRB Input Capture Enable
12
12
read-write
0
GTCCRB input capture disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
GTCCRB input capture enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
BSCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source GTCCRB Input Capture Enable
13
13
read-write
0
GTCCRB input capture disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
GTCCRB input capture enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
BSCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source GTCCRB Input Capture Enable
14
14
read-write
0
GTCCRB input capture disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
GTCCRB input capture enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
BSCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source GTCCRB Input Capture Enable
15
15
read-write
0
GTCCRB input capture disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
GTCCRB input capture enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
BSELCA
ELC_GPTA Event Source GTCCRB Input Capture Enable
16
16
read-write
0
GTCCRB input capture disabled at the ELC_GPTA input
#0
1
GTCCRB input capture enabled at the ELC_GPTA input
#1
BSELCB
ELC_GPTB Event Source GTCCRB Input Capture Enable
17
17
read-write
0
GTCCRB input capture disabled at the ELC_GPTB input
#0
1
GTCCRB input capture enabled at the ELC_GPTB input
#1
BSELCC
ELC_GPTC Event Source GTCCRB Input Capture Enable
18
18
read-write
0
GTCCRB input capture disabled at the ELC_GPTC input
#0
1
GTCCRB input capture enabled at the ELC_GPTC input
#1
BSELCD
ELC_GPTD Event Source GTCCRB Input Capture Enable
19
19
read-write
0
GTCCRB input capture disabled at the ELC_GPTD input
#0
1
GTCCRB input capture enabled at the ELC_GPTD input
#1
BSELCE
ELC_GPTE Event Source GTCCRB Input Capture Enable
20
20
read-write
0
GTCCRB input capture disabled at the ELC_GPTE input
#0
1
GTCCRB input capture enabled at the ELC_GPTE input
#1
BSELCF
ELC_GPTF Event Source GTCCRB Input Capture Enable
21
21
read-write
0
GTCCRB input capture disabled at the ELC_GPTF input
#0
1
GTCCRB input capture enabled at the ELC_GPTF input
#1
BSELCG
ELC_GPTG Event Source GTCCRB Input Capture Enable
22
22
read-write
0
GTCCRB input capture disabled at the ELC_GPTG input
#0
1
GTCCRB input capture enabled at the ELC_GPTG input
#1
BSELCH
ELC_GPTH Event Source GTCCRB Input Capture Enable
23
23
read-write
0
GTCCRB input capture disabled at the ELC_GPTH input
#0
1
GTCCRB input capture enabled at the ELC_GPTH input
#1
GTCR
General PWM Timer Control Register
0x2C
32
read-write
0x00000000
0xffffffff
CST
Count Start
0
0
read-write
0
Count operation is stopped
#0
1
Count operation is performed
#1
MD
Mode Select
16
18
read-write
000
Saw-wave PWM mode (single buffer or double buffer possible)
#000
001
Saw-wave one-shot pulse mode (fixed buffer operation)
#001
010
Setting prohibited
#010
011
Setting prohibited
#011
100
Triangle-wave PWM mode 1 (32-bit transfer at trough) (single buffer or double buffer is possible)
#100
101
Triangle-wave PWM mode 2 (32-bit transfer at crest and trough) (single buffer or double buffer is possible)
#101
110
Triangle-wave PWM mode 3 (64-bit transfer at trough) (fixed buffer operation)
#110
111
Setting prohibited
#111
TPCS
Timer Prescaler Select
23
26
read-write
0x0
PCLKD/1
0x0
0x1
PCLKD/2
0x1
0x2
PCLKD/4
0x2
0x3
PCLKD/8
0x3
0x4
PCLKD/16
0x4
0x5
PCLKD/32
0x5
0x6
PCLKD/64
0x6
0x7
Setting prohibited
0x7
0x8
PCLKD/256
0x8
0x9
Setting prohibited
0x9
0xA
PCLKD/1024
0xa
0xB
Setting prohibited
0xb
0xC
GTETRGA (Via the POEG)
0xc
0xD
GTETRGB (Via the POEG)
0xd
0xE
GTETRGC (Via the POEG)
0xe
0xF
GTETRGD (Via the POEG)
0xf
GTUDDTYC
General PWM Timer Count Direction and Duty Setting Register
0x30
32
read-write
0x00000001
0xffffffff
UD
Count Direction Setting
0
0
read-write
0
GTCNT counts down
#0
1
GTCNT counts up
#1
UDF
Forcible Count Direction Setting
1
1
read-write
0
Not forcibly set
#0
1
Forcibly set
#1
OADTY
GTIOCnA Output Duty Setting
16
17
read-write
00
GTIOCnA pin duty depends on the compare match
#00
01
GTIOCnA pin duty depends on the compare match
#01
10
GTIOCnA pin duty 0%
#10
11
GTIOCnA pin duty 100%
#11
OADTYF
Forcible GTIOCnA Output Duty Setting
18
18
read-write
0
Not forcibly set
#0
1
Forcibly set
#1
OADTYR
GTIOCnA Output Value Selecting after Releasing 0%/100% Duty Setting
19
19
read-write
0
The function selected by the GTIOA[3:2] bits is applied to the output value when the duty cycle is set after release from the 0 or 100% duty-cycle setting.
#0
1
The function selected by the GTIOA[3:2] bits is applied to the compare match output value which is masked after release from the 0 or 100% duty-cycle setting.
#1
OBDTY
GTIOCnB Output Duty Setting
24
25
read-write
00
GTIOCnB pin duty depends on the compare match
#00
01
GTIOCnB pin duty depends on the compare match
#01
10
GTIOCnB pin duty 0%
#10
11
GTIOCnB pin duty 100%
#11
OBDTYF
Forcible GTIOCnB Output Duty Setting
26
26
read-write
0
Not forcibly set
#0
1
Forcibly set
#1
OBDTYR
GTIOCnB Output Value Selecting after Releasing 0%/100% Duty Setting
27
27
read-write
0
The function selected by the GTIOB[3:2] bits is applied to the output value when the duty cycle is set after release from the 0 or 100% duty-cycle setting.
#0
1
The function selected by the GTIOB[3:2] bits is applied to the compare match output value which is masked after release from the 0 or 100% duty-cycle setting.
#1
GTIOR
General PWM Timer I/O Control Register
0x34
32
read-write
0x00000000
0xffffffff
GTIOA
GTIOCnA Pin Function Select
0
4
read-write
OADFLT
GTIOCnA Pin Output Value Setting at the Count Stop
6
6
read-write
0
The GTIOCnA pin outputs low when counting stops
#0
1
The GTIOCnA pin outputs high when counting stops
#1
OAHLD
GTIOCnA Pin Output Setting at the Start/Stop Count
7
7
read-write
0
The GTIOCnA pin output level at the start or stop of counting depends on the register setting
#0
1
The GTIOCnA pin output level is retained at the start or stop of counting
#1
OAE
GTIOCnA Pin Output Enable
8
8
read-write
0
Output is disabled
#0
1
Output is enabled
#1
OADF
GTIOCnA Pin Disable Value Setting
9
10
read-write
00
None of the below options are specified
#00
01
GTIOCnA pin is set to Hi-Z in response to controlling the output negation
#01
10
GTIOCnA pin is set to 0 in response to controlling the output negation
#10
11
GTIOCnA pin is set to 1 in response to controlling the output negation
#11
NFAEN
Noise Filter A Enable
13
13
read-write
0
The noise filter for the GTIOCnA pin is disabled
#0
1
The noise filter for the GTIOCnA pin is enabled
#1
NFCSA
Noise Filter A Sampling Clock Select
14
15
read-write
00
PCLKD/1
#00
01
PCLKD/4
#01
10
PCLKD/16
#10
11
PCLKD/64
#11
GTIOB
GTIOCnB Pin Function Select
16
20
read-write
OBDFLT
GTIOCnB Pin Output Value Setting at the Count Stop
22
22
read-write
0
The GTIOCnB pin outputs low when counting stops
#0
1
The GTIOCnB pin outputs high when counting stops
#1
OBHLD
GTIOCnB Pin Output Setting at the Start/Stop Count
23
23
read-write
0
The GTIOCnB pin output level at the start/stop of counting depends on the register setting
#0
1
The GTIOCnB pin output level is retained at the start/stop of counting
#1
OBE
GTIOCnB Pin Output Enable
24
24
read-write
0
Output is disabled
#0
1
Output is enabled
#1
OBDF
GTIOCnB Pin Disable Value Setting
25
26
read-write
00
None of the below options are specified
#00
01
GTIOCnB pin is set to Hi-Z in response to controlling the output negation
#01
10
GTIOCnB pin is set to 0 in response to controlling the output negation
#10
11
GTIOCnB pin is set to 1 in response to controlling the output negation
#11
NFBEN
Noise Filter B Enable
29
29
read-write
0
The noise filter for the GTIOCnB pin is disabled
#0
1
The noise filter for the GTIOCnB pin is enabled
#1
NFCSB
Noise Filter B Sampling Clock Select
30
31
read-write
00
PCLKD/1
#00
01
PCLKD/4
#01
10
PCLKD/16
#10
11
PCLKD/64
#11
GTINTAD
General PWM Timer Interrupt Output Setting Register
0x38
32
read-write
0x00000000
0xffffffff
GRP
Output Disable Source Select
24
25
read-write
00
Group A output disable request is selected
#00
01
Group B output disable request is selected
#01
10
Group C output disable request is selected
#10
11
Group D output disable request is selected
#11
GRPABH
Same Time Output Level High Disable Request Enable
29
29
read-write
0
Same time output level high disable request disabled
#0
1
Same time output level high disable request enabled
#1
GRPABL
Same Time Output Level Low Disable Request Enable
30
30
read-write
0
Same time output level low disable request disabled
#0
1
Same time output level low disable request enabled
#1
GTST
General PWM Timer Status Register
0x3C
32
read-write
0x00008000
0xffffffff
TCFA
Input Capture/Compare Match Flag A
0
0
read-write
0
No input capture/compare match of GTCCRA is generated
#0
1
An input capture/compare match of GTCCRA is generated
#1
TCFB
Input Capture/Compare Match Flag B
1
1
read-write
0
No input capture/compare match of GTCCRB is generated
#0
1
An input capture/compare match of GTCCRB is generated
#1
TCFC
Input Compare Match Flag C
2
2
read-write
0
No compare match of GTCCRC is generated
#0
1
A compare match of GTCCRC is generated
#1
TCFD
Input Compare Match Flag D
3
3
read-write
0
No compare match of GTCCRD is generated
#0
1
A compare match of GTCCRD is generated
#1
TCFE
Input Compare Match Flag E
4
4
read-write
0
No compare match of GTCCRE is generated
#0
1
A compare match of GTCCRE is generated
#1
TCFF
Input Compare Match Flag F
5
5
read-write
0
No compare match of GTCCRF is generated
#0
1
A compare match of GTCCRF is generated
#1
TCFPO
Overflow Flag
6
6
read-write
0
No overflow (crest) occurred
#0
1
An overflow (crest) occurred
#1
TCFPU
Underflow Flag
7
7
read-write
0
No underflow (trough) occurred
#0
1
An underflow (trough) occurred
#1
TUCF
Count Direction Flag
15
15
read-only
0
GTCNT counter counts downward
#0
1
GTCNT counter counts upward
#1
ODF
Output Disable Flag
24
24
read-only
0
No output disable request is generated
#0
1
An output disable request is generated
#1
OABHF
Same Time Output Level High Flag
29
29
read-only
0
No simultaneous generation of 1 both for the GTIOCA and GTIOCB pins has occurred.
#0
1
A simultaneous generation of 1 both for the GTIOCA and GTIOCB pins has occurred.
#1
OABLF
Same Time Output Level Low Flag
30
30
read-only
0
No simultaneous generation of 0 both for the GTIOCA and GTIOCB pins has occurred.
#0
1
A simultaneous generation of 0 both for the GTIOCA and GTIOCB pins has occurred.
#1
PCF
Period Count Function Finish Flag
31
31
read-write
0
No period count function finish has occurred
#0
1
A period count function finish has occurred
#1
GTBER
General PWM Timer Buffer Enable Register
0x40
32
read-write
0x00000000
0xffffffff
BD0
GTCCR Buffer Operation Disable
0
0
read-write
0
Buffer operation is enabled
#0
1
Buffer operation is disabled
#1
BD1
GTPR Buffer Operation Disable
1
1
read-write
0
Buffer operation is enabled
#0
1
Buffer operation is disabled
#1
CCRA
GTCCRA Buffer Operation
16
17
read-write
00
No buffer operation
#00
01
Single buffer operation (GTCCRA <---->GTCCRC)
#01
Others
Double buffer operation (GTCCRA <----> GTCCRC <----> GTCCRD)
true
CCRB
GTCCRB Buffer Operation
18
19
read-write
00
No buffer operation
#00
01
Single buffer operation (GTCCRB <----> GTCCRE)
#01
Others
Double buffer operation (GTCCRB <----> GTCCRE <----> GTCCRF)
true
PR
GTPR Buffer Operation
20
21
read-write
00
No buffer operation
#00
01
Single buffer operation (GTPBR --> GTPR)
#01
Others
Setting prohibited
true
CCRSWT
GTCCRA and GTCCRB Forcible Buffer Operation
22
22
write-only
GTCNT
General PWM Timer Counter
0x48
32
read-write
0x00000000
0xffffffff
GTCCRA
General PWM Timer Compare Capture Register A
0x4C
32
read-write
0xffffffff
0xffffffff
GTCCRB
General PWM Timer Compare Capture Register B
0x50
32
read-write
0xffffffff
0xffffffff
GTCCRC
General PWM Timer Compare Capture Register C
0x54
32
read-write
0xffffffff
0xffffffff
GTCCRE
General PWM Timer Compare Capture Register E
0x58
32
read-write
0xffffffff
0xffffffff
GTCCRD
General PWM Timer Compare Capture Register D
0x5C
32
read-write
0xffffffff
0xffffffff
GTCCRF
General PWM Timer Compare Capture Register F
0x60
32
read-write
0xffffffff
0xffffffff
GTPR
General PWM Timer Cycle Setting Register
0x64
32
read-write
0xffffffff
0xffffffff
GTPBR
General PWM Timer Cycle Setting Buffer Register
0x68
32
read-write
0xffffffff
0xffffffff
GTDTCR
General PWM Timer Dead Time Control Register
0x88
32
read-write
0x00000000
0xffffffff
TDE
Negative-Phase Waveform Setting
0
0
read-write
0
GTCCRB is set without using GTDVU
#0
1
GTDVU is used to set the compare match value for negative-phase waveform with dead time automatically in GTCCRB
#1
GTDVU
General PWM Timer Dead Time Value Register U
0x8C
32
read-write
0xffffffff
0xffffffff
GTICLF
General PWM Timer Inter Channel Logical Operation Function Setting Register
0xB8
32
read-write
0x00000000
0xffffffff
ICLFA
GTIOCnA Output Logical Operation Function Select
0
2
read-write
000
A (no delay)
#000
001
NOT A (no delay)
#001
010
C (1PCLKD delay)
#010
011
NOT C (1PCLKD delay)
#011
100
A AND C (1PCLKD delay)
#100
101
A OR C (1PCLKD delay)
#101
110
A EXOR C (1PCLKD delay)
#110
111
A NOR C (1PCLKD delay)
#111
ICLFSELC
Inter Channel Signal C Select
4
9
read-write
0x00
GTIOC0A
0x00
0x01
GTIOC0B
0x01
0x02
GTIOC1A
0x02
0x03
GTIOC1B
0x03
0x04
GTIOC2A
0x04
0x05
GTIOC2B
0x05
0x06
GTIOC3A
0x06
0x07
GTIOC3B
0x07
0x08
GTIOC4A
0x08
0x09
GTIOC4B
0x09
0x0A
GTIOC5A
0x0a
0x0B
GTIOC5B
0x0b
0x0C
GTIOC6A
0x0c
0x0D
GTIOC6B
0x0d
0x0E
GTIOC7A
0x0e
0x0F
GTIOC7B
0x0f
0x10
GTIOC8A
0x10
0x11
GTIOC8B
0x11
0x12
GTIOC9A
0x12
0x13
GTIOC9B
0x13
Others
Setting prohibited
true
ICLFB
GTIOCnB Output Logical Operation Function Select
16
18
read-write
000
B (no delay)
#000
001
NOT B (no delay)
#001
010
D (1PCLKD delay)
#010
011
NOT D (1PCLKD delay)
#011
100
B AND D (1PCLKD delay)
#100
101
B OR D (1PCLKDn delay)
#101
110
B EXOR D (1PCLKD delay)
#110
111
B NOR D (1PCLKD delay)
#111
ICLFSELD
Inter Channel Signal D Select
20
25
read-write
0x00
GTIOC0A
0x00
0x01
GTIOC0B
0x01
0x02
GTIOC1A
0x02
0x03
GTIOC1B
0x03
0x04
GTIOC2A
0x04
0x05
GTIOC2B
0x05
0x06
GTIOC3A
0x06
0x07
GTIOC3B
0x07
0x08
GTIOC4A
0x08
0x09
GTIOC4B
0x09
0x0A
GTIOC5A
0x0a
0x0B
GTIOC5B
0x0b
0x0C
GTIOC6A
0x0c
0x0D
GTIOC6B
0x0d
0x0E
GTIOC7A
0x0e
0x0F
GTIOC7B
0x0f
0x10
GTIOC8A
0x10
0x11
GTIOC8B
0x11
0x12
GTIOC9A
0x12
0x13
GTIOC9B
0x13
Others
Setting prohibited
true
GTPC
General PWM Timer Period Count Register
0xBC
32
read-write
0x00000000
0xffffffff
PCEN
Period Count Function Enable
0
0
read-write
0
Period count function is disabled
#0
1
Period count function is enabled
#1
ASTP
Automatic Stop Function Enable
8
8
read-write
0
Automatic stop function is disabled
#0
1
Automatic stop function is enabled
#1
PCNT
Period Counter
16
27
read-write
GTSECSR
General PWM Timer Operation Enable Bit Simultaneous Control Channel Select Register
0xD0
32
read-write
0x00000000
0xffffffff
SECSEL0
Channel 0 Operation Enable Bit Simultaneous Control Channel Select
0
0
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL1
Channel 1 Operation Enable Bit Simultaneous Control Channel Select
1
1
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL2
Channel 2 Operation Enable Bit Simultaneous Control Channel Select
2
2
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL3
Channel 3 Operation Enable Bit Simultaneous Control Channel Select
3
3
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL4
Channel 4 Operation Enable Bit Simultaneous Control Channel Select
4
4
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL5
Channel 5 Operation Enable Bit Simultaneous Control Channel Select
5
5
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL6
Channel 6 Operation Enable Bit Simultaneous Control Channel Select
6
6
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL7
Channel 7 Operation Enable Bit Simultaneous Control Channel Select
7
7
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL8
Channel 8 Operation Enable Bit Simultaneous Control Channel Select
8
8
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL9
Channel 9 Operation Enable Bit Simultaneous Control Channel Select
9
9
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
GTSECR
General PWM Timer Operation Enable Bit Simultaneous Control Register
0xD4
32
read-write
0x00000000
0xffffffff
SBDCE
GTCCR Register Buffer Operation Simultaneous Enable
0
0
read-write
0
Disable simultaneous enabling GTCCR buffer operations
#0
1
Enable GTCCR register buffer operations simultaneously
#1
SBDPE
GTPR Register Buffer Operation Simultaneous Enable
1
1
read-write
0
Disable simultaneous enabling GTPR buffer operations
#0
1
Enable GTPR register buffer operations simultaneously
#1
SBDCD
GTCCR Register Buffer Operation Simultaneous Disable
8
8
read-write
0
Disable simultaneous disabling GTCCR buffer operations
#0
1
Disable GTCCR register buffer operations simultaneously
#1
SBDPD
GTPR Register Buffer Operation Simultaneous Disable
9
9
read-write
0
Disable simultaneous disabling GTPR buffer operations
#0
1
Disable GTPR register buffer operations simultaneously
#1
SPCE
Period Count Function Simultaneous Enable
16
16
read-write
0
Disable simultaneous enabling period count function
#0
1
Enable period count function simultaneously
#1
SPCD
Period Count Function Simultaneous Disable
24
24
read-write
0
Disable simultaneous disabling period count function
#0
1
Disable period count function simultaneously
#1
GPT321
General PWM 32-bit Timer 1
0x40169100
GPT322
General PWM 32-bit Timer 2
0x40169200
GPT323
General PWM 32-bit Timer 3
0x40169300
GPT164
General PWM 16-bit Timer 4
0x40169400
0x00
68
registers
0x48
36
registers
0x88
8
registers
0xB8
8
registers
0xD0
8
registers
GTWP
General PWM Timer Write-Protection Register
0x00
32
read-write
0x00000000
0xffffffff
WP
Register Write Disable
0
0
read-write
0
Write to the register enabled
#0
1
Write to the register disabled
#1
STRWP
GTSTR.CSTRT Bit Write Disable
1
1
read-write
0
Write to the bit is enabled
#0
1
Write to the bit is disabled
#1
STPWP
GTSTP.CSTOP Bit Write Disable
2
2
read-write
0
Write to the bit is enabled
#0
1
Write to the bit is disabled
#1
CLRWP
GTCLR.CCLR Bit Write Disable
3
3
read-write
0
Write to the bit is enabled
#0
1
Write to the bit is disabled
#1
CMNWP
Common Register Write Disabled
4
4
read-write
0
Write to the register is enabled
#0
1
Write to the register is disabled
#1
PRKEY
GTWP Key Code
8
15
write-only
GTSTR
General PWM Timer Software Start Register
0x04
32
read-write
0x00000000
0xffffffff
CSTRT0
Channel n GTCNT Count Start (n : the same as bit position value)
0
0
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT1
Channel n GTCNT Count Start (n : the same as bit position value)
1
1
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT2
Channel n GTCNT Count Start (n : the same as bit position value)
2
2
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT3
Channel n GTCNT Count Start (n : the same as bit position value)
3
3
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT4
Channel n GTCNT Count Start (n : the same as bit position value)
4
4
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT5
Channel n GTCNT Count Start (n : the same as bit position value)
5
5
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT6
Channel n GTCNT Count Start (n : the same as bit position value)
6
6
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT7
Channel n GTCNT Count Start (n : the same as bit position value)
7
7
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT8
Channel n GTCNT Count Start (n : the same as bit position value)
8
8
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
CSTRT9
Channel n GTCNT Count Start (n : the same as bit position value)
9
9
read-write
0
GTCNT counter not start
#0
1
GTCNT counter start
#1
GTSTP
General PWM Timer Software Stop Register
0x08
32
read-write
0xffffffff
0xffffffff
CSTOP0
Channel n GTCNT Count Stop (n : the same as bit position value)
0
0
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP1
Channel n GTCNT Count Stop (n : the same as bit position value)
1
1
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP2
Channel n GTCNT Count Stop (n : the same as bit position value)
2
2
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP3
Channel n GTCNT Count Stop (n : the same as bit position value)
3
3
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP4
Channel n GTCNT Count Stop (n : the same as bit position value)
4
4
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP5
Channel n GTCNT Count Stop (n : the same as bit position value)
5
5
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP6
Channel n GTCNT Count Stop (n : the same as bit position value)
6
6
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP7
Channel n GTCNT Count Stop (n : the same as bit position value)
7
7
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP8
Channel n GTCNT Count Stop (n : the same as bit position value)
8
8
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
CSTOP9
Channel n GTCNT Count Stop (n : the same as bit position value)
9
9
read-write
0
GTCNT counter not stop
#0
1
GTCNT counter stop
#1
GTCLR
General PWM Timer Software Clear Register
0x0C
32
write-only
0x00000000
0xffffffff
CCLR0
Channel n GTCNT Count Clear (n : the same as bit position value)
0
0
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR1
Channel n GTCNT Count Clear (n : the same as bit position value)
1
1
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR2
Channel n GTCNT Count Clear (n : the same as bit position value)
2
2
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR3
Channel n GTCNT Count Clear (n : the same as bit position value)
3
3
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR4
Channel n GTCNT Count Clear (n : the same as bit position value)
4
4
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR5
Channel n GTCNT Count Clear (n : the same as bit position value)
5
5
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR6
Channel n GTCNT Count Clear (n : the same as bit position value)
6
6
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR7
Channel n GTCNT Count Clear (n : the same as bit position value)
7
7
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR8
Channel n GTCNT Count Clear (n : the same as bit position value)
8
8
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
CCLR9
Channel n GTCNT Count Clear (n : the same as bit position value)
9
9
write-only
0
GTCNT counter is not cleared
#0
1
GTCNT counter is cleared
#1
GTSSR
General PWM Timer Start Source Select Register
0x10
32
read-write
0x00000000
0xffffffff
SSGTRGAR
GTETRGA Pin Rising Input Source Counter Start Enable
0
0
read-write
0
Counter start disabled on the rising edge of GTETRGA input
#0
1
Counter start enabled on the rising edge of GTETRGA input
#1
SSGTRGAF
GTETRGA Pin Falling Input Source Counter Start Enable
1
1
read-write
0
Counter start disabled on the falling edge of GTETRGA input
#0
1
Counter start enabled on the falling edge of GTETRGA input
#1
SSGTRGBR
GTETRGB Pin Rising Input Source Counter Start Enable
2
2
read-write
0
Counter start disabled on the rising edge of GTETRGB input
#0
1
Counter start enabled on the rising edge of GTETRGB input
#1
SSGTRGBF
GTETRGB Pin Falling Input Source Counter Start Enable
3
3
read-write
0
Counter start disabled on the falling edge of GTETRGB input
#0
1
Counter start enabled on the falling edge of GTETRGB input
#1
SSGTRGCR
GTETRGC Pin Rising Input Source Counter Start Enable
4
4
read-write
0
Counter start disabled on the rising edge of GTETRGC input
#0
1
Counter start enabled on the rising edge of GTETRGC input
#1
SSGTRGCF
GTETRGC Pin Falling Input Source Counter Start Enable
5
5
read-write
0
Counter start disabled on the falling edge of GTETRGC input
#0
1
Counter start enabled on the falling edge of GTETRGC input
#1
SSGTRGDR
GTETRGD Pin Rising Input Source Counter Start Enable
6
6
read-write
0
Counter start disabled on the rising edge of GTETRGD input
#0
1
Counter start enabled on the rising edge of GTETRGD input
#1
SSGTRGDF
GTETRGD Pin Falling Input Source Counter Start Enable
7
7
read-write
0
Counter start disabled on the falling edge of GTETRGD input
#0
1
Counter start enabled on the falling edge of GTETRGD input
#1
SSCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Start Enable
8
8
read-write
0
Counter start disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter start enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
SSCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Start Enable
9
9
read-write
0
Counter start disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter start enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
SSCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Start Enable
10
10
read-write
0
Counter start disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter start enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
SSCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Start Enable
11
11
read-write
0
Counter start disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter start enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
SSCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Start Enable
12
12
read-write
0
Counter start disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter start enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
SSCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Start Enable
13
13
read-write
0
Counter start disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter start enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
SSCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Start Enable
14
14
read-write
0
Counter start disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter start enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
SSCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Start Enable
15
15
read-write
0
Counter start disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter start enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
SSELCA
ELC_GPTA Event Source Counter Start Enable
16
16
read-write
0
Counter start disabled at the ELC_GPTA input
#0
1
Counter start enabled at the ELC_GPTA input
#1
SSELCB
ELC_GPTB Event Source Counter Start Enable
17
17
read-write
0
Counter start disabled at the ELC_GPTB input
#0
1
Counter start enabled at the ELC_GPTB input
#1
SSELCC
ELC_GPTC Event Source Counter Start Enable
18
18
read-write
0
Counter start disabled at the ELC_GPTC input
#0
1
Counter start enabled at the ELC_GPTC input
#1
SSELCD
ELC_GPTD Event Source Counter Start Enable
19
19
read-write
0
Counter start disabled at the ELC_GPTD input
#0
1
Counter start enabled at the ELC_GPTD input
#1
SSELCE
ELC_GPTE Event Source Counter Start Enable
20
20
read-write
0
Counter start disabled at the ELC_GPTE input
#0
1
Counter start enabled at the ELC_GPTE input
#1
SSELCF
ELC_GPTF Event Source Counter Start Enable
21
21
read-write
0
Counter start disabled at the ELC_GPTF input
#0
1
Counter start enabled at the ELC_GPTF input
#1
SSELCG
ELC_GPTG Event Source Counter Start Enable
22
22
read-write
0
Counter start disabled at the ELC_GPTG input
#0
1
Counter start enabled at the ELC_GPTG input
#1
SSELCH
ELC_GPTH Event Source Counter Start Enable
23
23
read-write
0
Counter start disabled at the ELC_GPTH input
#0
1
Counter start enabled at the ELC_GPTH input
#1
CSTRT
Software Source Counter Start Enable
31
31
read-write
0
Counter start disabled by the GTSTR register
#0
1
Counter start enabled by the GTSTR register
#1
GTPSR
General PWM Timer Stop Source Select Register
0x14
32
read-write
0x00000000
0xffffffff
PSGTRGAR
GTETRGA Pin Rising Input Source Counter Stop Enable
0
0
read-write
0
Counter stop disabled on the rising edge of GTETRGA input
#0
1
Counter stop enabled on the rising edge of GTETRGA input
#1
PSGTRGAF
GTETRGA Pin Falling Input Source Counter Stop Enable
1
1
read-write
0
Counter stop disabled on the falling edge of GTETRGA input
#0
1
Counter stop enabled on the falling edge of GTETRGA input
#1
PSGTRGBR
GTETRGB Pin Rising Input Source Counter Stop Enable
2
2
read-write
0
Counter stop disabled on the rising edge of GTETRGB input
#0
1
Counter stop enabled on the rising edge of GTETRGB input
#1
PSGTRGBF
GTETRGB Pin Falling Input Source Counter Stop Enable
3
3
read-write
0
Counter stop disabled on the falling edge of GTETRGB input
#0
1
Counter stop enabled on the falling edge of GTETRGB input
#1
PSGTRGCR
GTETRGC Pin Rising Input Source Counter Stop Enable
4
4
read-write
0
Counter stop disabled on the rising edge of GTETRGC input
#0
1
Counter stop enabled on the rising edge of GTETRGC input
#1
PSGTRGCF
GTETRGC Pin Falling Input Source Counter Stop Enable
5
5
read-write
0
Counter stop disabled on the falling edge of GTETRGC input
#0
1
Counter stop enabled on the falling edge of GTETRGC input
#1
PSGTRGDR
GTETRGD Pin Rising Input Source Counter Stop Enable
6
6
read-write
0
Counter stop disabled on the rising edge of GTETRGD input
#0
1
Counter stop enabled on the rising edge of GTETRGD input
#1
PSGTRGDF
GTETRGD Pin Falling Input Source Counter Stop Enable
7
7
read-write
0
Counter stop disabled on the falling edge of GTETRGD input
#0
1
Counter stop enabled on the falling edge of GTETRGD input
#1
PSCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Stop Enable
8
8
read-write
0
Counter stop disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter stop enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
PSCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Stop Enable
9
9
read-write
0
Counter stop disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter stop enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
PSCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Stop Enable
10
10
read-write
0
Counter stop disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter stop enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
PSCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Stop Enable
11
11
read-write
0
Counter stop disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter stop enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
PSCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Stop Enable
12
12
read-write
0
Counter stop disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter stop enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
PSCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Stop Enable
13
13
read-write
0
Counter stop disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter stop enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
PSCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Stop Enable
14
14
read-write
0
Counter stop disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter stop enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
PSCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Stop Enable
15
15
read-write
0
Counter stop disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter stop enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
PSELCA
ELC_GPTA Event Source Counter Stop Enable
16
16
read-write
0
Counter stop disabled at the ELC_GPTA input
#0
1
Counter stop enabled at the ELC_GPTA input
#1
PSELCB
ELC_GPTB Event Source Counter Stop Enable
17
17
read-write
0
Counter stop disabled at the ELC_GPTB input
#0
1
Counter stop enabled at the ELC_GPTB input
#1
PSELCC
ELC_GPTC Event Source Counter Stop Enable
18
18
read-write
0
Counter stop disabled at the ELC_GPTC input
#0
1
Counter stop enabled at the ELC_GPTC input
#1
PSELCD
ELC_GPTD Event Source Counter Stop Enable
19
19
read-write
0
Counter stop disabled at the ELC_GPTD input
#0
1
Counter stop enabled at the ELC_GPTD input
#1
PSELCE
ELC_GPTE Event Source Counter Stop Enable
20
20
read-write
0
Counter stop disabled at the ELC_GPTE input
#0
1
Counter stop enabled at the ELC_GPTE input
#1
PSELCF
ELC_GPTF Event Source Counter Stop Enable
21
21
read-write
0
Counter stop disabled at the ELC_GPTF input
#0
1
Counter stop enabled at the ELC_GPTF input
#1
PSELCG
ELC_GPTG Event Source Counter Stop Enable
22
22
read-write
0
Counter stop disabled at the ELC_GPTG input
#0
1
Counter stop enabled at the ELC_GPTG input
#1
PSELCH
ELC_GPTH Event Source Counter Stop Enable
23
23
read-write
0
Counter stop disabled at the ELC_GPTH input
#0
1
Counter stop enabled at the ELC_GPTH input
#1
CSTOP
Software Source Counter Stop Enable
31
31
read-write
0
Counter stop disabled by the GTSTP register
#0
1
Counter stop enabled by the GTSTP register
#1
GTCSR
General PWM Timer Clear Source Select Register
0x18
32
read-write
0x00000000
0xffffffff
CSGTRGAR
GTETRGA Pin Rising Input Source Counter Clear Enable
0
0
read-write
0
Counter clear disabled on the rising edge of GTETRGA input
#0
1
Counter clear enabled on the rising edge of GTETRGA input
#1
CSGTRGAF
GTETRGA Pin Falling Input Source Counter Clear Enable
1
1
read-write
0
Counter clear disabled on the falling edge of GTETRGA input
#0
1
Counter clear enabled on the falling edge of GTETRGA input
#1
CSGTRGBR
GTETRGB Pin Rising Input Source Counter Clear Enable
2
2
read-write
0
Disable counter clear on the rising edge of GTETRGB input
#0
1
Enable counter clear on the rising edge of GTETRGB input
#1
CSGTRGBF
GTETRGB Pin Falling Input Source Counter Clear Enable
3
3
read-write
0
Counter clear disabled on the falling edge of GTETRGB input
#0
1
Counter clear enabled on the falling edge of GTETRGB input
#1
CSGTRGCR
GTETRGC Pin Rising Input Source Counter Clear Enable
4
4
read-write
0
Disable counter clear on the rising edge of GTETRGC input
#0
1
Enable counter clear on the rising edge of GTETRGC input
#1
CSGTRGCF
GTETRGC Pin Falling Input Source Counter Clear Enable
5
5
read-write
0
Counter clear disabled on the falling edge of GTETRGC input
#0
1
Counter clear enabled on the falling edge of GTETRGC input
#1
CSGTRGDR
GTETRGD Pin Rising Input Source Counter Clear Enable
6
6
read-write
0
Disable counter clear on the rising edge of GTETRGD input
#0
1
Enable counter clear on the rising edge of GTETRGD input
#1
CSGTRGDF
GTETRGD Pin Falling Input Source Counter Clear Enable
7
7
read-write
0
Counter clear disabled on the falling edge of GTETRGD input
#0
1
Counter clear enabled on the falling edge of GTETRGD input
#1
CSCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Clear Enable
8
8
read-write
0
Counter clear disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter clear enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
CSCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Clear Enable
9
9
read-write
0
Counter clear disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter clear enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
CSCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Clear Enable
10
10
read-write
0
Counter clear disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter clear enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
CSCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Clear Enable
11
11
read-write
0
Counter clear disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter clear enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
CSCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Clear Enable
12
12
read-write
0
Counter clear disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter clear enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
CSCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Clear Enable
13
13
read-write
0
Counter clear disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter clear enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
CSCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Clear Enable
14
14
read-write
0
Counter clear disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter clear enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
CSCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Clear Enable
15
15
read-write
0
Counter clear disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter clear enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
CSELCA
ELC_GPTA Event Source Counter Clear Enable
16
16
read-write
0
Counter clear disabled at the ELC_GPTA input
#0
1
Counter clear enabled at the ELC_GPTA input
#1
CSELCB
ELC_GPTB Event Source Counter Clear Enable
17
17
read-write
0
Counter clear disabled at the ELC_GPTB input
#0
1
Counter clear enabled at the ELC_GPTB input
#1
CSELCC
ELC_GPTC Event Source Counter Clear Enable
18
18
read-write
0
Counter clear disabled at the ELC_GPTC input
#0
1
Counter clear enabled at the ELC_GPTC input
#1
CSELCD
ELC_GPTD Event Source Counter Clear Enable
19
19
read-write
0
Counter clear disabled at the ELC_GPTD input
#0
1
Counter clear enabled at the ELC_GPTD input
#1
CSELCE
ELC_GPTE Event Source Counter Clear Enable
20
20
read-write
0
Counter clear disabled at the ELC_GPTE input
#0
1
Counter clear enabled at the ELC_GPTE input
#1
CSELCF
ELC_GPTF Event Source Counter Clear Enable
21
21
read-write
0
Counter clear disabled at the ELC_GPTF input
#0
1
Counter clear enabled at the ELC_GPTF input
#1
CSELCG
ELC_GPTG Event Source Counter Clear Enable
22
22
read-write
0
Counter clear disabled at the ELC_GPTG input
#0
1
Counter clear enabled at the ELC_GPTG input
#1
CSELCH
ELC_GPTH Event Source Counter Clear Enable
23
23
read-write
0
Counter clear disabled at the ELC_GPTH input
#0
1
Counter clear enabled at the ELC_GPTH input
#1
CCLR
Software Source Counter Clear Enable
31
31
read-write
0
Counter clear disabled by the GTCLR register
#0
1
Counter clear enabled by the GTCLR register
#1
GTUPSR
General PWM Timer Up Count Source Select Register
0x1C
32
read-write
0x00000000
0xffffffff
USGTRGAR
GTETRGA Pin Rising Input Source Counter Count Up Enable
0
0
read-write
0
Counter count up disabled on the rising edge of GTETRGA input
#0
1
Counter count up enabled on the rising edge of GTETRGA input
#1
USGTRGAF
GTETRGA Pin Falling Input Source Counter Count Up Enable
1
1
read-write
0
Counter count up disabled on the falling edge of GTETRGA input
#0
1
Counter count up enabled on the falling edge of GTETRGA input
#1
USGTRGBR
GTETRGB Pin Rising Input Source Counter Count Up Enable
2
2
read-write
0
Counter count up disabled on the rising edge of GTETRGB input
#0
1
Counter count up enabled on the rising edge of GTETRGB input
#1
USGTRGBF
GTETRGB Pin Falling Input Source Counter Count Up Enable
3
3
read-write
0
Counter count up disabled on the falling edge of GTETRGB input
#0
1
Counter count up enabled on the falling edge of GTETRGB input
#1
USGTRGCR
GTETRGC Pin Rising Input Source Counter Count Up Enable
4
4
read-write
0
Counter count up disabled on the rising edge of GTETRGC input
#0
1
Counter count up enabled on the rising edge of GTETRGC input
#1
USGTRGCF
GTETRGC Pin Falling Input Source Counter Count Up Enable
5
5
read-write
0
Counter count up disabled on the falling edge of GTETRGC input
#0
1
Counter count up enabled on the falling edge of GTETRGC input
#1
USGTRGDR
GTETRGD Pin Rising Input Source Counter Count Up Enable
6
6
read-write
0
Counter count up disabled on the rising edge of GTETRGD input
#0
1
Counter count up enabled on the rising edge of GTETRGD input
#1
USGTRGDF
GTETRGD Pin Falling Input Source Counter Count Up Enable
7
7
read-write
0
Counter count up disabled on the falling edge of GTETRGD input
#0
1
Counter count up enabled on the falling edge of GTETRGD input
#1
USCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Count Up Enable
8
8
read-write
0
Counter count up disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter count up enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
USCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Count Up Enable
9
9
read-write
0
Counter count up disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter count up enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
USCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Count Up Enable
10
10
read-write
0
Counter count up disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter count up enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
USCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Count Up Enable
11
11
read-write
0
Counter count up disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter count up enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
USCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Count Up Enable
12
12
read-write
0
Counter count up disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter count up enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
USCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Count Up Enable
13
13
read-write
0
Counter count up disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter count up enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
USCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Count Up Enable
14
14
read-write
0
Counter count up disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter count up enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
USCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Count Up Enable
15
15
read-write
0
Counter count up disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter count up enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
USELCA
ELC_GPTA Event Source Counter Count Up Enable
16
16
read-write
0
Counter count up disabled at the ELC_GPTA input
#0
1
Counter count up enabled at the ELC_GPTA input
#1
USELCB
ELC_GPTB Event Source Counter Count Up Enable
17
17
read-write
0
Counter count up disabled at the ELC_GPTB input
#0
1
Counter count up enabled at the ELC_GPTB input
#1
USELCC
ELC_GPTC Event Source Counter Count Up Enable
18
18
read-write
0
Counter count up disabled at the ELC_GPTC input
#0
1
Counter count up enabled at the ELC_GPTC input
#1
USELCD
ELC_GPTD Event Source Counter Count Up Enable
19
19
read-write
0
Counter count up disabled at the ELC_GPTD input
#0
1
Counter count up enabled at the ELC_GPTD input
#1
USELCE
ELC_GPTE Event Source Counter Count Up Enable
20
20
read-write
0
Counter count up disabled at the ELC_GPTE input
#0
1
Counter count up enabled at the ELC_GPTE input
#1
USELCF
ELC_GPTF Event Source Counter Count Up Enable
21
21
read-write
0
Counter count up disabled at the ELC_GPTF input
#0
1
Counter count up enabled at the ELC_GPTF input
#1
USELCG
ELC_GPTG Event Source Counter Count Up Enable
22
22
read-write
0
Counter count up disabled at the ELC_GPTG input
#0
1
Counter count up enabled at the ELC_GPTG input
#1
USELCH
ELC_GPTH Event Source Counter Count Up Enable
23
23
read-write
0
Counter count up disabled at the ELC_GPTH input
#0
1
Counter count up enabled at the ELC_GPTH input
#1
GTDNSR
General PWM Timer Down Count Source Select Register
0x20
32
read-write
0x00000000
0xffffffff
DSGTRGAR
GTETRGA Pin Rising Input Source Counter Count Down Enable
0
0
read-write
0
Counter count down disabled on the rising edge of GTETRGA input
#0
1
Counter count down enabled on the rising edge of GTETRGA input
#1
DSGTRGAF
GTETRGA Pin Falling Input Source Counter Count Down Enable
1
1
read-write
0
Counter count down disabled on the falling edge of GTETRGA input
#0
1
Counter count down enabled on the falling edge of GTETRGA input
#1
DSGTRGBR
GTETRGB Pin Rising Input Source Counter Count Down Enable
2
2
read-write
0
Counter count down disabled on the rising edge of GTETRGB input
#0
1
Counter count down enabled on the rising edge of GTETRGB input
#1
DSGTRGBF
GTETRGB Pin Falling Input Source Counter Count Down Enable
3
3
read-write
0
Counter count down disabled on the falling edge of GTETRGB input
#0
1
Counter count down enabled on the falling edge of GTETRGB input
#1
DSGTRGCR
GTETRGC Pin Rising Input Source Counter Count Down Enable
4
4
read-write
0
Counter count down disabled on the rising edge of GTETRGC input
#0
1
Counter count down enabled on the rising edge of GTETRGC input
#1
DSGTRGCF
GTETRGC Pin Falling Input Source Counter Count Down Enable
5
5
read-write
0
Counter count down disabled on the falling edge of GTETRGC input
#0
1
Counter count down enabled on the falling edge of GTETRGC input
#1
DSGTRGDR
GTETRGD Pin Rising Input Source Counter Count Down Enable
6
6
read-write
0
Counter count down disabled on the rising edge of GTETRGD input
#0
1
Counter count down enabled on the rising edge of GTETRGD input
#1
DSGTRGDF
GTETRGD Pin Falling Input Source Counter Count Down Enable
7
7
read-write
0
Counter count down disabled on the falling edge of GTETRGD input
#0
1
Counter count down enabled on the falling edge of GTETRGD input
#1
DSCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source Counter Count Down Enable
8
8
read-write
0
Counter count down disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter count down enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
DSCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source Counter Count Down Enable
9
9
read-write
0
Counter count down disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter count down enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
DSCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source Counter Count Down Enable
10
10
read-write
0
Counter count down disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
Counter count down enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
DSCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source Counter Count Down Enable
11
11
read-write
0
Counter count down disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
Counter count down enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
DSCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source Counter Count Down Enable
12
12
read-write
0
Counter count down disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter count down enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
DSCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source Counter Count Down Enable
13
13
read-write
0
Counter count down disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter count down enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
DSCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source Counter Count Down Enable
14
14
read-write
0
Counter count down disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
Counter count down enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
DSCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source Counter Count Down Enable
15
15
read-write
0
Counter count down disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
Counter count down enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
DSELCA
ELC_GPTA Event Source Counter Count Down Enable
16
16
read-write
0
Counter count down disabled at the ELC_GPTA input
#0
1
Counter count down enabled at the ELC_GPTA input
#1
DSELCB
ELC_GPTB Event Source Counter Count Down Enable
17
17
read-write
0
Counter count down disabled at the ELC_GPTB input
#0
1
Counter count down enabled at the ELC_GPTB input
#1
DSELCC
ELC_GPTC Event Source Counter Count Down Enable
18
18
read-write
0
Counter count down disabled at the ELC_GPTC input
#0
1
Counter count down enabled at the ELC_GPTC input
#1
DSELCD
ELC_GPTD Event Source Counter Count Down Enable
19
19
read-write
0
Counter count down disabled at the ELC_GPTD input
#0
1
Counter count down enabled at the ELC_GPTD input
#1
DSELCE
ELC_GPTE Event Source Counter Count Down Enable
20
20
read-write
0
Counter count down disabled at the ELC_GPTE input
#0
1
Counter count down enabled at the ELC_GPTE input
#1
DSELCF
ELC_GPTF Event Source Counter Count Down Enable
21
21
read-write
0
Counter count down disabled at the ELC_GPTF input
#0
1
Counter count down enabled at the ELC_GPTF input
#1
DSELCG
ELC_GPTG Event Source Counter Count Down Enable
22
22
read-write
0
Counter count down disabled at the ELC_GPTG input
#0
1
Counter count down enabled at the ELC_GPTG input
#1
DSELCH
ELC_GPTF Event Source Counter Count Down Enable
23
23
read-write
0
Counter count down disabled at the ELC_GPTF input
#0
1
Counter count down enabled at the ELC_GPTF input
#1
GTICASR
General PWM Timer Input Capture Source Select Register A
0x24
32
read-write
0x00000000
0xffffffff
ASGTRGAR
GTETRGA Pin Rising Input Source GTCCRA Input Capture Enable
0
0
read-write
0
GTCCRA input capture disabled on the rising edge of GTETRGA input
#0
1
GTCCRA input capture enabled on the rising edge of GTETRGA input
#1
ASGTRGAF
GTETRGA Pin Falling Input Source GTCCRA Input Capture Enable
1
1
read-write
0
GTCCRA input capture disabled on the falling edge of GTETRGA input
#0
1
GTCCRA input capture enabled on the falling edge of GTETRGA input
#1
ASGTRGBR
GTETRGB Pin Rising Input Source GTCCRA Input Capture Enable
2
2
read-write
0
GTCCRA input capture disabled on the rising edge of GTETRGB input
#0
1
GTCCRA input capture enabled on the rising edge of GTETRGB input
#1
ASGTRGBF
GTETRGB Pin Falling Input Source GTCCRA Input Capture Enable
3
3
read-write
0
GTCCRA input capture disabled on the falling edge of GTETRGB input
#0
1
GTCCRA input capture enabled on the falling edge of GTETRGB input
#1
ASGTRGCR
GTETRGC Pin Rising Input Source GTCCRA Input Capture Enable
4
4
read-write
0
GTCCRA input capture disabled on the rising edge of GTETRGC input
#0
1
GTCCRA input capture enabled on the rising edge of GTETRGC input
#1
ASGTRGCF
GTETRGC Pin Falling Input Source GTCCRA Input Capture Enable
5
5
read-write
0
GTCCRA input capture disabled on the falling edge of GTETRGC input
#0
1
GTCCRA input capture enabled on the falling edge of GTETRGC input
#1
ASGTRGDR
GTETRGD Pin Rising Input Source GTCCRA Input Capture Enable
6
6
read-write
0
GTCCRA input capture disabled on the rising edge of GTETRGD input
#0
1
GTCCRA input capture enabled on the rising edge of GTETRGD input
#1
ASGTRGDF
GTETRGD Pin Falling Input Source GTCCRA Input Capture Enable
7
7
read-write
0
GTCCRA input capture disabled on the falling edge of GTETRGD input
#0
1
GTCCRA input capture enabled on the falling edge of GTETRGD input
#1
ASCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source GTCCRA Input Capture Enable
8
8
read-write
0
GTCCRA input capture disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
GTCCRA input capture enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
ASCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source GTCCRA Input Capture Enable
9
9
read-write
0
GTCCRA input capture disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
GTCCRA input capture enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
ASCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source GTCCRA Input Capture Enable
10
10
read-write
0
GTCCRA input capture disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
GTCCRA input capture enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
ASCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source GTCCRA Input Capture Enable
11
11
read-write
0
GTCCRA input capture disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
GTCCRA input capture enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
ASCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source GTCCRA Input Capture Enable
12
12
read-write
0
GTCCRA input capture disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
GTCCRA input capture enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
ASCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source GTCCRA Input Capture Enable
13
13
read-write
0
GTCCRA input capture disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
GTCCRA input capture enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
ASCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source GTCCRA Input Capture Enable
14
14
read-write
0
GTCCRA input capture disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
GTCCRA input capture enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
ASCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source GTCCRA Input Capture Enable
15
15
read-write
0
GTCCRA input capture disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
GTCCRA input capture enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
ASELCA
ELC_GPTA Event Source GTCCRA Input Capture Enable
16
16
read-write
0
GTCCRA input capture disabled at the ELC_GPTA input
#0
1
GTCCRA input capture enabled at the ELC_GPTA input
#1
ASELCB
ELC_GPTB Event Source GTCCRA Input Capture Enable
17
17
read-write
0
GTCCRA input capture disabled at the ELC_GPTB input
#0
1
GTCCRA input capture enabled at the ELC_GPTB input
#1
ASELCC
ELC_GPTC Event Source GTCCRA Input Capture Enable
18
18
read-write
0
GTCCRA input capture disabled at the ELC_GPTC input
#0
1
GTCCRA input capture enabled at the ELC_GPTC input
#1
ASELCD
ELC_GPTD Event Source GTCCRA Input Capture Enable
19
19
read-write
0
GTCCRA input capture disabled at the ELC_GPTD input
#0
1
GTCCRA input capture enabled at the ELC_GPTD input
#1
ASELCE
ELC_GPTE Event Source GTCCRA Input Capture Enable
20
20
read-write
0
GTCCRA input capture disabled at the ELC_GPTE input
#0
1
GTCCRA input capture enabled at the ELC_GPTE input
#1
ASELCF
ELC_GPTF Event Source GTCCRA Input Capture Enable
21
21
read-write
0
GTCCRA input capture disabled at the ELC_GPTF input
#0
1
GTCCRA input capture enabled at the ELC_GPTF input
#1
ASELCG
ELC_GPTG Event Source GTCCRA Input Capture Enable
22
22
read-write
0
GTCCRA input capture disabled at the ELC_GPTG input
#0
1
GTCCRA input capture enabled at the ELC_GPTG input
#1
ASELCH
ELC_GPTH Event Source GTCCRA Input Capture Enable
23
23
read-write
0
GTCCRA input capture disabled at the ELC_GPTH input
#0
1
GTCCRA input capture enabled at the ELC_GPTH input
#1
GTICBSR
General PWM Timer Input Capture Source Select Register B
0x28
32
read-write
0x00000000
0xffffffff
BSGTRGAR
GTETRGA Pin Rising Input Source GTCCRB Input Capture Enable
0
0
read-write
0
GTCCRB input capture disabled on the rising edge of GTETRGA input
#0
1
GTCCRB input capture enabled on the rising edge of GTETRGA input
#1
BSGTRGAF
GTETRGA Pin Falling Input Source GTCCRB Input Capture Enable
1
1
read-write
0
GTCCRB input capture disabled on the falling edge of GTETRGA input
#0
1
GTCCRB input capture enabled on the falling edge of GTETRGA input
#1
BSGTRGBR
GTETRGB Pin Rising Input Source GTCCRB Input Capture Enable
2
2
read-write
0
GTCCRB input capture disabled on the rising edge of GTETRGB input
#0
1
GTCCRB input capture enabled on the rising edge of GTETRGB input
#1
BSGTRGBF
GTETRGB Pin Falling Input Source GTCCRB Input Capture Enable
3
3
read-write
0
GTCCRB input capture disabled on the falling edge of GTETRGB input
#0
1
GTCCRB input capture enabled on the falling edge of GTETRGB input
#1
BSGTRGCR
GTETRGC Pin Rising Input Source GTCCRB Input Capture Enable
4
4
read-write
0
GTCCRB input capture disabled on the rising edge of GTETRGC input
#0
1
GTCCRB input capture enabled on the rising edge of GTETRGC input
#1
BSGTRGCF
GTETRGC Pin Falling Input Source GTCCRB Input Capture Enable
5
5
read-write
0
GTCCRB input capture disabled on the falling edge of GTETRGC input
#0
1
GTCCRB input capture enabled on the falling edge of GTETRGC input
#1
BSGTRGDR
GTETRGD Pin Rising Input Source GTCCRB Input Capture Enable
6
6
read-write
0
GTCCRB input capture disabled on the rising edge of GTETRGD input
#0
1
GTCCRB input capture enabled on the rising edge of GTETRGD input
#1
BSGTRGDF
GTETRGD Pin Falling Input Source GTCCRB Input Capture Enable
7
7
read-write
0
GTCCRB input capture disabled on the falling edge of GTETRGD input
#0
1
GTCCRB input capture enabled on the falling edge of GTETRGD input
#1
BSCARBL
GTIOCnA Pin Rising Input during GTIOCnB Value Low Source GTCCRB Input Capture Enable
8
8
read-write
0
GTCCRB input capture disabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#0
1
GTCCRB input capture enabled on the rising edge of GTIOCnA input when GTIOCnB input is 0
#1
BSCARBH
GTIOCnA Pin Rising Input during GTIOCnB Value High Source GTCCRB Input Capture Enable
9
9
read-write
0
GTCCRB input capture disabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#0
1
GTCCRB input capture enabled on the rising edge of GTIOCnA input when GTIOCnB input is 1
#1
BSCAFBL
GTIOCnA Pin Falling Input during GTIOCnB Value Low Source GTCCRB Input Capture Enable
10
10
read-write
0
GTCCRB input capture disabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#0
1
GTCCRB input capture enabled on the falling edge of GTIOCnA input when GTIOCnB input is 0
#1
BSCAFBH
GTIOCnA Pin Falling Input during GTIOCnB Value High Source GTCCRB Input Capture Enable
11
11
read-write
0
GTCCRB input capture disabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#0
1
GTCCRB input capture enabled on the falling edge of GTIOCnA input when GTIOCnB input is 1
#1
BSCBRAL
GTIOCnB Pin Rising Input during GTIOCnA Value Low Source GTCCRB Input Capture Enable
12
12
read-write
0
GTCCRB input capture disabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#0
1
GTCCRB input capture enabled on the rising edge of GTIOCnB input when GTIOCnA input is 0
#1
BSCBRAH
GTIOCnB Pin Rising Input during GTIOCnA Value High Source GTCCRB Input Capture Enable
13
13
read-write
0
GTCCRB input capture disabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#0
1
GTCCRB input capture enabled on the rising edge of GTIOCnB input when GTIOCnA input is 1
#1
BSCBFAL
GTIOCnB Pin Falling Input during GTIOCnA Value Low Source GTCCRB Input Capture Enable
14
14
read-write
0
GTCCRB input capture disabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#0
1
GTCCRB input capture enabled on the falling edge of GTIOCnB input when GTIOCnA input is 0
#1
BSCBFAH
GTIOCnB Pin Falling Input during GTIOCnA Value High Source GTCCRB Input Capture Enable
15
15
read-write
0
GTCCRB input capture disabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#0
1
GTCCRB input capture enabled on the falling edge of GTIOCnB input when GTIOCnA input is 1
#1
BSELCA
ELC_GPTA Event Source GTCCRB Input Capture Enable
16
16
read-write
0
GTCCRB input capture disabled at the ELC_GPTA input
#0
1
GTCCRB input capture enabled at the ELC_GPTA input
#1
BSELCB
ELC_GPTB Event Source GTCCRB Input Capture Enable
17
17
read-write
0
GTCCRB input capture disabled at the ELC_GPTB input
#0
1
GTCCRB input capture enabled at the ELC_GPTB input
#1
BSELCC
ELC_GPTC Event Source GTCCRB Input Capture Enable
18
18
read-write
0
GTCCRB input capture disabled at the ELC_GPTC input
#0
1
GTCCRB input capture enabled at the ELC_GPTC input
#1
BSELCD
ELC_GPTD Event Source GTCCRB Input Capture Enable
19
19
read-write
0
GTCCRB input capture disabled at the ELC_GPTD input
#0
1
GTCCRB input capture enabled at the ELC_GPTD input
#1
BSELCE
ELC_GPTE Event Source GTCCRB Input Capture Enable
20
20
read-write
0
GTCCRB input capture disabled at the ELC_GPTE input
#0
1
GTCCRB input capture enabled at the ELC_GPTE input
#1
BSELCF
ELC_GPTF Event Source GTCCRB Input Capture Enable
21
21
read-write
0
GTCCRB input capture disabled at the ELC_GPTF input
#0
1
GTCCRB input capture enabled at the ELC_GPTF input
#1
BSELCG
ELC_GPTG Event Source GTCCRB Input Capture Enable
22
22
read-write
0
GTCCRB input capture disabled at the ELC_GPTG input
#0
1
GTCCRB input capture enabled at the ELC_GPTG input
#1
BSELCH
ELC_GPTH Event Source GTCCRB Input Capture Enable
23
23
read-write
0
GTCCRB input capture disabled at the ELC_GPTH input
#0
1
GTCCRB input capture enabled at the ELC_GPTH input
#1
GTCR
General PWM Timer Control Register
0x2C
32
read-write
0x00000000
0xffffffff
CST
Count Start
0
0
read-write
0
Count operation is stopped
#0
1
Count operation is performed
#1
MD
Mode Select
16
18
read-write
000
Saw-wave PWM mode (single buffer or double buffer possible)
#000
001
Saw-wave one-shot pulse mode (fixed buffer operation)
#001
010
Setting prohibited
#010
011
Setting prohibited
#011
100
Triangle-wave PWM mode 1 (32-bit transfer at trough) (single buffer or double buffer is possible)
#100
101
Triangle-wave PWM mode 2 (32-bit transfer at crest and trough) (single buffer or double buffer is possible)
#101
110
Triangle-wave PWM mode 3 (64-bit transfer at trough) (fixed buffer operation)
#110
111
Setting prohibited
#111
TPCS
Timer Prescaler Select
23
26
read-write
0x0
PCLKD/1
0x0
0x1
PCLKD/2
0x1
0x2
PCLKD/4
0x2
0x3
PCLKD/8
0x3
0x4
PCLKD/16
0x4
0x5
PCLKD/32
0x5
0x6
PCLKD/64
0x6
0x7
Setting prohibited
0x7
0x8
PCLKD/256
0x8
0x9
Setting prohibited
0x9
0xA
PCLKD/1024
0xa
0xB
Setting prohibited
0xb
0xC
GTETRGA (Via the POEG)
0xc
0xD
GTETRGB (Via the POEG)
0xd
0xE
GTETRGC (Via the POEG)
0xe
0xF
GTETRGD (Via the POEG)
0xf
GTUDDTYC
General PWM Timer Count Direction and Duty Setting Register
0x30
32
read-write
0x00000001
0xffffffff
UD
Count Direction Setting
0
0
read-write
0
GTCNT counts down
#0
1
GTCNT counts up
#1
UDF
Forcible Count Direction Setting
1
1
read-write
0
Not forcibly set
#0
1
Forcibly set
#1
OADTY
GTIOCnA Output Duty Setting
16
17
read-write
00
GTIOCnA pin duty depends on the compare match
#00
01
GTIOCnA pin duty depends on the compare match
#01
10
GTIOCnA pin duty 0%
#10
11
GTIOCnA pin duty 100%
#11
OADTYF
Forcible GTIOCnA Output Duty Setting
18
18
read-write
0
Not forcibly set
#0
1
Forcibly set
#1
OADTYR
GTIOCnA Output Value Selecting after Releasing 0%/100% Duty Setting
19
19
read-write
0
The function selected by the GTIOA[3:2] bits is applied to the output value when the duty cycle is set after release from the 0 or 100% duty-cycle setting.
#0
1
The function selected by the GTIOA[3:2] bits is applied to the compare match output value which is masked after release from the 0 or 100% duty-cycle setting.
#1
OBDTY
GTIOCnB Output Duty Setting
24
25
read-write
00
GTIOCnB pin duty depends on the compare match
#00
01
GTIOCnB pin duty depends on the compare match
#01
10
GTIOCnB pin duty 0%
#10
11
GTIOCnB pin duty 100%
#11
OBDTYF
Forcible GTIOCnB Output Duty Setting
26
26
read-write
0
Not forcibly set
#0
1
Forcibly set
#1
OBDTYR
GTIOCnB Output Value Selecting after Releasing 0%/100% Duty Setting
27
27
read-write
0
The function selected by the GTIOB[3:2] bits is applied to the output value when the duty cycle is set after release from the 0 or 100% duty-cycle setting.
#0
1
The function selected by the GTIOB[3:2] bits is applied to the compare match output value which is masked after release from the 0 or 100% duty-cycle setting.
#1
GTIOR
General PWM Timer I/O Control Register
0x34
32
read-write
0x00000000
0xffffffff
GTIOA
GTIOCnA Pin Function Select
0
4
read-write
OADFLT
GTIOCnA Pin Output Value Setting at the Count Stop
6
6
read-write
0
The GTIOCnA pin outputs low when counting stops
#0
1
The GTIOCnA pin outputs high when counting stops
#1
OAHLD
GTIOCnA Pin Output Setting at the Start/Stop Count
7
7
read-write
0
The GTIOCnA pin output level at the start or stop of counting depends on the register setting
#0
1
The GTIOCnA pin output level is retained at the start or stop of counting
#1
OAE
GTIOCnA Pin Output Enable
8
8
read-write
0
Output is disabled
#0
1
Output is enabled
#1
OADF
GTIOCnA Pin Disable Value Setting
9
10
read-write
00
None of the below options are specified
#00
01
GTIOCnA pin is set to Hi-Z in response to controlling the output negation
#01
10
GTIOCnA pin is set to 0 in response to controlling the output negation
#10
11
GTIOCnA pin is set to 1 in response to controlling the output negation
#11
NFAEN
Noise Filter A Enable
13
13
read-write
0
The noise filter for the GTIOCnA pin is disabled
#0
1
The noise filter for the GTIOCnA pin is enabled
#1
NFCSA
Noise Filter A Sampling Clock Select
14
15
read-write
00
PCLKD/1
#00
01
PCLKD/4
#01
10
PCLKD/16
#10
11
PCLKD/64
#11
GTIOB
GTIOCnB Pin Function Select
16
20
read-write
OBDFLT
GTIOCnB Pin Output Value Setting at the Count Stop
22
22
read-write
0
The GTIOCnB pin outputs low when counting stops
#0
1
The GTIOCnB pin outputs high when counting stops
#1
OBHLD
GTIOCnB Pin Output Setting at the Start/Stop Count
23
23
read-write
0
The GTIOCnB pin output level at the start/stop of counting depends on the register setting
#0
1
The GTIOCnB pin output level is retained at the start/stop of counting
#1
OBE
GTIOCnB Pin Output Enable
24
24
read-write
0
Output is disabled
#0
1
Output is enabled
#1
OBDF
GTIOCnB Pin Disable Value Setting
25
26
read-write
00
None of the below options are specified
#00
01
GTIOCnB pin is set to Hi-Z in response to controlling the output negation
#01
10
GTIOCnB pin is set to 0 in response to controlling the output negation
#10
11
GTIOCnB pin is set to 1 in response to controlling the output negation
#11
NFBEN
Noise Filter B Enable
29
29
read-write
0
The noise filter for the GTIOCnB pin is disabled
#0
1
The noise filter for the GTIOCnB pin is enabled
#1
NFCSB
Noise Filter B Sampling Clock Select
30
31
read-write
00
PCLKD/1
#00
01
PCLKD/4
#01
10
PCLKD/16
#10
11
PCLKD/64
#11
GTINTAD
General PWM Timer Interrupt Output Setting Register
0x38
32
read-write
0x00000000
0xffffffff
GRP
Output Disable Source Select
24
25
read-write
00
Group A output disable request is selected
#00
01
Group B output disable request is selected
#01
10
Group C output disable request is selected
#10
11
Group D output disable request is selected
#11
GRPABH
Same Time Output Level High Disable Request Enable
29
29
read-write
0
Same time output level high disable request disabled
#0
1
Same time output level high disable request enabled
#1
GRPABL
Same Time Output Level Low Disable Request Enable
30
30
read-write
0
Same time output level low disable request disabled
#0
1
Same time output level low disable request enabled
#1
GTST
General PWM Timer Status Register
0x3C
32
read-write
0x00008000
0xffffffff
TCFA
Input Capture/Compare Match Flag A
0
0
read-write
0
No input capture/compare match of GTCCRA is generated
#0
1
An input capture/compare match of GTCCRA is generated
#1
TCFB
Input Capture/Compare Match Flag B
1
1
read-write
0
No input capture/compare match of GTCCRB is generated
#0
1
An input capture/compare match of GTCCRB is generated
#1
TCFC
Input Compare Match Flag C
2
2
read-write
0
No compare match of GTCCRC is generated
#0
1
A compare match of GTCCRC is generated
#1
TCFD
Input Compare Match Flag D
3
3
read-write
0
No compare match of GTCCRD is generated
#0
1
A compare match of GTCCRD is generated
#1
TCFE
Input Compare Match Flag E
4
4
read-write
0
No compare match of GTCCRE is generated
#0
1
A compare match of GTCCRE is generated
#1
TCFF
Input Compare Match Flag F
5
5
read-write
0
No compare match of GTCCRF is generated
#0
1
A compare match of GTCCRF is generated
#1
TCFPO
Overflow Flag
6
6
read-write
0
No overflow (crest) occurred
#0
1
An overflow (crest) occurred
#1
TCFPU
Underflow Flag
7
7
read-write
0
No underflow (trough) occurred
#0
1
An underflow (trough) occurred
#1
TUCF
Count Direction Flag
15
15
read-only
0
GTCNT counter counts downward
#0
1
GTCNT counter counts upward
#1
ODF
Output Disable Flag
24
24
read-only
0
No output disable request is generated
#0
1
An output disable request is generated
#1
OABHF
Same Time Output Level High Flag
29
29
read-only
0
No simultaneous generation of 1 both for the GTIOCA and GTIOCB pins has occurred.
#0
1
A simultaneous generation of 1 both for the GTIOCA and GTIOCB pins has occurred.
#1
OABLF
Same Time Output Level Low Flag
30
30
read-only
0
No simultaneous generation of 0 both for the GTIOCA and GTIOCB pins has occurred.
#0
1
A simultaneous generation of 0 both for the GTIOCA and GTIOCB pins has occurred.
#1
PCF
Period Count Function Finish Flag
31
31
read-write
0
No period count function finish has occurred
#0
1
A period count function finish has occurred
#1
GTBER
General PWM Timer Buffer Enable Register
0x40
32
read-write
0x00000000
0xffffffff
BD0
GTCCR Buffer Operation Disable
0
0
read-write
0
Buffer operation is enabled
#0
1
Buffer operation is disabled
#1
BD1
GTPR Buffer Operation Disable
1
1
read-write
0
Buffer operation is enabled
#0
1
Buffer operation is disabled
#1
CCRA
GTCCRA Buffer Operation
16
17
read-write
00
No buffer operation
#00
01
Single buffer operation (GTCCRA <---->GTCCRC)
#01
Others
Double buffer operation (GTCCRA <----> GTCCRC <----> GTCCRD)
true
CCRB
GTCCRB Buffer Operation
18
19
read-write
00
No buffer operation
#00
01
Single buffer operation (GTCCRB <----> GTCCRE)
#01
Others
Double buffer operation (GTCCRB <----> GTCCRE <----> GTCCRF)
true
PR
GTPR Buffer Operation
20
21
read-write
00
No buffer operation
#00
01
Single buffer operation (GTPBR --> GTPR)
#01
Others
Setting prohibited
true
CCRSWT
GTCCRA and GTCCRB Forcible Buffer Operation
22
22
write-only
GTCNT
General PWM Timer Counter
0x48
32
read-write
0x00000000
0xffffffff
GTCCRA
General PWM Timer Compare Capture Register A
0x4C
32
read-write
0x0000ffff
0xffffffff
GTCCRB
General PWM Timer Compare Capture Register B
0x50
32
read-write
0x0000ffff
0xffffffff
GTCCRC
General PWM Timer Compare Capture Register C
0x54
32
read-write
0x0000ffff
0xffffffff
GTCCRE
General PWM Timer Compare Capture Register E
0x58
32
read-write
0x0000ffff
0xffffffff
GTCCRD
General PWM Timer Compare Capture Register D
0x5C
32
read-write
0x0000ffff
0xffffffff
GTCCRF
General PWM Timer Compare Capture Register F
0x60
32
read-write
0x0000ffff
0xffffffff
GTPR
General PWM Timer Cycle Setting Register
0x64
32
read-write
0x0000ffff
0xffffffff
GTPBR
General PWM Timer Cycle Setting Buffer Register
0x68
32
read-write
0x0000ffff
0xffffffff
GTDTCR
General PWM Timer Dead Time Control Register
0x88
32
read-write
0x00000000
0xffffffff
TDE
Negative-Phase Waveform Setting
0
0
read-write
0
GTCCRB is set without using GTDVU
#0
1
GTDVU is used to set the compare match value for negative-phase waveform with dead time automatically in GTCCRB
#1
GTDVU
General PWM Timer Dead Time Value Register U
0x8C
32
read-write
0x0000ffff
0xffffffff
GTICLF
General PWM Timer Inter Channel Logical Operation Function Setting Register
0xB8
32
read-write
0x00000000
0xffffffff
ICLFA
GTIOCnA Output Logical Operation Function Select
0
2
read-write
000
A (no delay)
#000
001
NOT A (no delay)
#001
010
C (1PCLKD delay)
#010
011
NOT C (1PCLKD delay)
#011
100
A AND C (1PCLKD delay)
#100
101
A OR C (1PCLKD delay)
#101
110
A EXOR C (1PCLKD delay)
#110
111
A NOR C (1PCLKD delay)
#111
ICLFSELC
Inter Channel Signal C Select
4
9
read-write
0x00
GTIOC0A
0x00
0x01
GTIOC0B
0x01
0x02
GTIOC1A
0x02
0x03
GTIOC1B
0x03
0x04
GTIOC2A
0x04
0x05
GTIOC2B
0x05
0x06
GTIOC3A
0x06
0x07
GTIOC3B
0x07
0x08
GTIOC4A
0x08
0x09
GTIOC4B
0x09
0x0A
GTIOC5A
0x0a
0x0B
GTIOC5B
0x0b
0x0C
GTIOC6A
0x0c
0x0D
GTIOC6B
0x0d
0x0E
GTIOC7A
0x0e
0x0F
GTIOC7B
0x0f
0x10
GTIOC8A
0x10
0x11
GTIOC8B
0x11
0x12
GTIOC9A
0x12
0x13
GTIOC9B
0x13
Others
Setting prohibited
true
ICLFB
GTIOCnB Output Logical Operation Function Select
16
18
read-write
000
B (no delay)
#000
001
NOT B (no delay)
#001
010
D (1PCLKD delay)
#010
011
NOT D (1PCLKD delay)
#011
100
B AND D (1PCLKD delay)
#100
101
B OR D (1PCLKDn delay)
#101
110
B EXOR D (1PCLKD delay)
#110
111
B NOR D (1PCLKD delay)
#111
ICLFSELD
Inter Channel Signal D Select
20
25
read-write
0x00
GTIOC0A
0x00
0x01
GTIOC0B
0x01
0x02
GTIOC1A
0x02
0x03
GTIOC1B
0x03
0x04
GTIOC2A
0x04
0x05
GTIOC2B
0x05
0x06
GTIOC3A
0x06
0x07
GTIOC3B
0x07
0x08
GTIOC4A
0x08
0x09
GTIOC4B
0x09
0x0A
GTIOC5A
0x0a
0x0B
GTIOC5B
0x0b
0x0C
GTIOC6A
0x0c
0x0D
GTIOC6B
0x0d
0x0E
GTIOC7A
0x0e
0x0F
GTIOC7B
0x0f
0x10
GTIOC8A
0x10
0x11
GTIOC8B
0x11
0x12
GTIOC9A
0x12
0x13
GTIOC9B
0x13
Others
Setting prohibited
true
GTPC
General PWM Timer Period Count Register
0xBC
32
read-write
0x00000000
0xffffffff
PCEN
Period Count Function Enable
0
0
read-write
0
Period count function is disabled
#0
1
Period count function is enabled
#1
ASTP
Automatic Stop Function Enable
8
8
read-write
0
Automatic stop function is disabled
#0
1
Automatic stop function is enabled
#1
PCNT
Period Counter
16
27
read-write
GTSECSR
General PWM Timer Operation Enable Bit Simultaneous Control Channel Select Register
0xD0
32
read-write
0x00000000
0xffffffff
SECSEL0
Channel 0 Operation Enable Bit Simultaneous Control Channel Select
0
0
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL1
Channel 1 Operation Enable Bit Simultaneous Control Channel Select
1
1
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL2
Channel 2 Operation Enable Bit Simultaneous Control Channel Select
2
2
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL3
Channel 3 Operation Enable Bit Simultaneous Control Channel Select
3
3
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL4
Channel 4 Operation Enable Bit Simultaneous Control Channel Select
4
4
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL5
Channel 5 Operation Enable Bit Simultaneous Control Channel Select
5
5
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL6
Channel 6 Operation Enable Bit Simultaneous Control Channel Select
6
6
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL7
Channel 7 Operation Enable Bit Simultaneous Control Channel Select
7
7
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL8
Channel 8 Operation Enable Bit Simultaneous Control Channel Select
8
8
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
SECSEL9
Channel 9 Operation Enable Bit Simultaneous Control Channel Select
9
9
read-write
0
Disable simultaneous control
#0
1
Enable simultaneous control
#1
GTSECR
General PWM Timer Operation Enable Bit Simultaneous Control Register
0xD4
32
read-write
0x00000000
0xffffffff
SBDCE
GTCCR Register Buffer Operation Simultaneous Enable
0
0
read-write
0
Disable simultaneous enabling GTCCR buffer operations
#0
1
Enable GTCCR register buffer operations simultaneously
#1
SBDPE
GTPR Register Buffer Operation Simultaneous Enable
1
1
read-write
0
Disable simultaneous enabling GTPR buffer operations
#0
1
Enable GTPR register buffer operations simultaneously
#1
SBDCD
GTCCR Register Buffer Operation Simultaneous Disable
8
8
read-write
0
Disable simultaneous disabling GTCCR buffer operations
#0
1
Disable GTCCR register buffer operations simultaneously
#1
SBDPD
GTPR Register Buffer Operation Simultaneous Disable
9
9
read-write
0
Disable simultaneous disabling GTPR buffer operations
#0
1
Disable GTPR register buffer operations simultaneously
#1
SPCE
Period Count Function Simultaneous Enable
16
16
read-write
0
Disable simultaneous enabling period count function
#0
1
Enable period count function simultaneously
#1
SPCD
Period Count Function Simultaneous Disable
24
24
read-write
0
Disable simultaneous disabling period count function
#0
1
Disable period count function simultaneously
#1
GPT165
General PWM 16-bit Timer 5
0x40169500
GPT166
General PWM 16-bit Timer 6
0x40169600
GPT167
General PWM 16-bit Timer 7
0x40169700
GPT168
General PWM 16-bit Timer 8
0x40169800
GPT169
General PWM 16-bit Timer 9
0x40169900
GPT_OPS
Output Phase Switching Controller
0x40169A00
0x00
4
registers
OPSCR
Output Phase Switching Control Register
0x00
32
read-write
0x00000000
0xffffffff
UF
0
0
read-write
VF
1
1
read-write
WF
2
2
read-write
U
Input U-Phase Monitor
4
4
read-only
V
Input V-Phase Monitor
5
5
read-only
W
Input W-Phase Monitor
6
6
read-only
EN
Output Phase Enable
8
8
read-write
0
Do not output (Hi-Z external pin)
#0
1
Output
#1
FB
External Feedback Signal Enable
16
16
read-write
0
Select the external input
#0
1
Select the soft setting (OPSCR.UF, VF, WF)
#1
P
Positive-Phase Output (P) Control
17
17
read-write
0
Level signal output
#0
1
PWM signal output
#1
N
Negative-Phase Output (N) Control
18
18
read-write
0
Level signal output
#0
1
PWM signal output
#1
INV
Output Phase Invert Control
19
19
read-write
0
Positive logic (active-high) output
#0
1
Negative logic (active-low) output
#1
RV
Output Phase Rotation Direction Reversal Control
20
20
read-write
0
Positive rotation
#0
1
Reverse rotation
#1
ALIGN
Input Phase Alignment
21
21
read-write
0
Input phase aligned to PCLKD
#0
1
Input phase aligned to the falling edge of PWM
#1
GRP
Output Disabled Source Selection
24
25
read-write
GODF
Group Output Disable Function
26
26
read-write
0
This bit function is ignored
#0
1
Group disable clears the OPSCR.EN bit
#1
NFEN
External Input Noise Filter Enable
29
29
read-write
0
Do not use a noise filter on the external input
#0
1
Use a noise filter on the external input
#1
NFCS
External Input Noise Filter Clock Selection
30
31
read-write
00
PCLKD/1
#00
01
PCLKD/4
#01
10
PCLKD/16
#10
11
PCLKD/64
#11
ADC120
12-bit A/D Converter
0x40170000
0x00
2
registers
0x04
9
registers
0x0E
40
registers
0x38
4
registers
0x7A
1
registers
0x80
2
registers
0x84
4
registers
0x8C
1
registers
0x90
21
registers
0xA6
1
registers
0xA8
5
registers
0xB0
33
registers
0xD2
1
registers
0xDD
14
registers
0xEC
2
registers
ADCSR
A/D Control Register
0x000
16
read-write
0x0000
0xffff
DBLANS
Double Trigger Channel Select
0
4
read-write
GBADIE
Group B Scan End Interrupt and ELC Event Enable
6
6
read-write
0
Disable ADC12i_GBADI (i = 0, 1) interrupt generation on group B scan completion.
#0
1
Enable ADC12i_GBADI (i = 0, 1) interrupt generation on group B scan completion.
#1
DBLE
Double Trigger Mode Select
7
7
read-write
0
Deselect double-trigger mode.
#0
1
Select double-trigger mode.
#1
EXTRG
Trigger Select
8
8
read-write
0
Start A/D conversion by the synchronous trigger (ELC).
#0
1
Start A/D conversion by the asynchronous trigger (ADTRG0).
#1
TRGE
Trigger Start Enable
9
9
read-write
0
Disable A/D conversion to be started by the synchronous or asynchronous trigger
#0
1
Enable A/D conversion to be started by the synchronous or asynchronous trigger
#1
ADCS
Scan Mode Select
13
14
read-write
00
Single scan mode
#00
01
Group scan mode
#01
10
Continuous scan mode
#10
11
Setting prohibited
#11
ADST
A/D Conversion Start
15
15
read-write
0
Stop A/D conversion process.
#0
1
Start A/D conversion process.
#1
ADANSA0
A/D Channel Select Register A0
0x004
16
read-write
0x0000
0xffff
ANSA00
A/D Conversion Channels Select
0
0
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA01
A/D Conversion Channels Select
1
1
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA02
A/D Conversion Channels Select
2
2
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA03
A/D Conversion Channels Select
3
3
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA04
A/D Conversion Channels Select
4
4
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA05
A/D Conversion Channels Select
5
5
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA06
A/D Conversion Channels Select
6
6
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA07
A/D Conversion Channels Select
7
7
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA08
A/D Conversion Channels Select
8
8
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA09
A/D Conversion Channels Select
9
9
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA10
A/D Conversion Channels Select
10
10
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA12
A/D Conversion Channels Select
12
12
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA13
A/D Conversion Channels Select
13
13
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADANSA1
A/D Channel Select Register A1
0x006
16
read-write
0x0000
0xffff
ANSA16
A/D Conversion Channels Select
0
0
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA17
A/D Conversion Channels Select
1
1
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA18
A/D Conversion Channels Select
2
2
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA19
A/D Conversion Channels Select
3
3
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA20
A/D Conversion Channels Select
4
4
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA21
A/D Conversion Channels Select
5
5
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA22
A/D Conversion Channels Select
6
6
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA23
A/D Conversion Channels Select
7
7
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA24
A/D Conversion Channels Select
8
8
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA25
A/D Conversion Channels Select
9
9
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA26
A/D Conversion Channels Select
10
10
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA27
A/D Conversion Channels Select
11
11
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA28
A/D Conversion Channels Select
12
12
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADADS0
A/D-Converted Value Addition/Average Channel Select Register 0
0x008
16
read-write
0x0000
0xffff
ADS00
A/D-Converted Value Addition/Average Channel Select
0
0
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS01
A/D-Converted Value Addition/Average Channel Select
1
1
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS02
A/D-Converted Value Addition/Average Channel Select
2
2
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS03
A/D-Converted Value Addition/Average Channel Select
3
3
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS04
A/D-Converted Value Addition/Average Channel Select
4
4
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS05
A/D-Converted Value Addition/Average Channel Select
5
5
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS06
A/D-Converted Value Addition/Average Channel Select
6
6
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS07
A/D-Converted Value Addition/Average Channel Select
7
7
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS08
A/D-Converted Value Addition/Average Channel Select
8
8
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS09
A/D-Converted Value Addition/Average Channel Select
9
9
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS10
A/D-Converted Value Addition/Average Channel Select
10
10
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS12
A/D-Converted Value Addition/Average Channel Select
12
12
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS13
A/D-Converted Value Addition/Average Channel Select
13
13
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADADS1
A/D-Converted Value Addition/Average Channel Select Register 1
0x00A
16
read-write
0x0000
0xffff
ADS16
A/D-Converted Value Addition/Average Channel Select
0
0
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS17
A/D-Converted Value Addition/Average Channel Select
1
1
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS18
A/D-Converted Value Addition/Average Channel Select
2
2
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS19
A/D-Converted Value Addition/Average Channel Select
3
3
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS20
A/D-Converted Value Addition/Average Channel Select
4
4
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS21
A/D-Converted Value Addition/Average Channel Select
5
5
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS22
A/D-Converted Value Addition/Average Channel Select
6
6
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS23
A/D-Converted Value Addition/Average Channel Select
7
7
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS24
A/D-Converted Value Addition/Average Channel Select
8
8
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS25
A/D-Converted Value Addition/Average Channel Select
9
9
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS26
A/D-Converted Value Addition/Average Channel Select
10
10
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS27
A/D-Converted Value Addition/Average Channel Select
11
11
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS28
A/D-Converted Value Addition/Average Channel Select
12
12
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADADC
A/D-Converted Value Addition/Average Count Select Register
0x00C
8
read-write
0x00
0xff
ADC
Addition/Average Count Select
0
2
read-write
000
1-time conversion (no addition, same as normal conversion)
#000
001
2-time conversion (1 addition)
#001
010
3-time conversion (2 additions)
#010
011
4-time conversion (3 additions)
#011
101
16-time conversion (15 additions)
#101
Others
Setting prohibited
true
AVEE
Average Mode Select
7
7
read-write
0
Enable addition mode
#0
1
Enable average mode
#1
ADCER
A/D Control Extended Register
0x00E
16
read-write
0x0000
0xffff
ADPRC
1
2
read-write
00
12-bit accuracy
#00
01
10-bit accuracy
#01
10
8-bit accuracy
#10
11
Setting prohibited
#11
ACE
A/D Data Register Automatic Clearing Enable
5
5
read-write
0
Disable automatic clearing
#0
1
Enable automatic clearing
#1
DIAGVAL
Self-Diagnosis Conversion Voltage Select
8
9
read-write
00
Setting prohibited when self-diagnosis is enabled
#00
01
0 volts
#01
10
Reference voltage × 1/2
#10
11
Reference voltage
#11
DIAGLD
Self-Diagnosis Mode Select
10
10
read-write
0
Select rotation mode for self-diagnosis voltage
#0
1
Select mixed mode for self-diagnosis voltage
#1
DIAGM
Self-Diagnosis Enable
11
11
read-write
0
Disable ADC12 self-diagnosis
#0
1
Enable ADC12 self-diagnosis
#1
ADRFMT
A/D Data Register Format Select
15
15
read-write
0
Select right-justified for the A/D data register format
#0
1
Select left-justified for the A/D data register format
#1
ADSTRGR
A/D Conversion Start Trigger Select Register
0x010
16
read-write
0x0000
0xffff
TRSB
A/D Conversion Start Trigger Select for Group B
0
5
read-write
TRSA
A/D Conversion Start Trigger Select
8
13
read-write
ADEXICR
A/D Conversion Extended Input Control Registers
0x012
16
read-write
0x0000
0xffff
TSSAD
Temperature Sensor Output A/D-Converted Value Addition/Average Mode Select
0
0
read-write
0
Do not select addition/average mode for temperature sensor output.
#0
1
Select addition/average mode for temperature sensor output.
#1
OCSAD
Internal Reference Voltage A/D-Converted Value Addition/Average Mode Select
1
1
read-write
0
Do not select addition/average mode for internal reference voltage.
#0
1
Select addition/average mode for internal reference voltage.
#1
TSSA
Temperature Sensor Output A/D Conversion Select
8
8
read-write
0
Disable A/D conversion of temperature sensor output
#0
1
Enable A/D conversion of temperature sensor output
#1
OCSA
Internal Reference Voltage A/D Conversion Select
9
9
read-write
0
Disable A/D conversion of internal reference voltage
#0
1
Enable A/D conversion of internal reference voltage
#1
TSSB
Temperature Sensor Output A/D Conversion Select for Group B
10
10
read-write
0
Disable A/D conversion of temperature sensor output
#0
1
Enable A/D conversion of temperature sensor output
#1
OCSB
Internal Reference Voltage A/D Conversion Select for Group B
11
11
read-write
0
Disable A/D conversion of internal reference voltage
#0
1
Enable A/D conversion of internal reference voltage
#1
ADANSB0
A/D Channel Select Register B0
0x014
16
read-write
0x0000
0xffff
ANSB00
A/D Conversion Channels Select
0
0
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB01
A/D Conversion Channels Select
1
1
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB02
A/D Conversion Channels Select
2
2
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB03
A/D Conversion Channels Select
3
3
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB04
A/D Conversion Channels Select
4
4
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB05
A/D Conversion Channels Select
5
5
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB06
A/D Conversion Channels Select
6
6
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB07
A/D Conversion Channels Select
7
7
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB08
A/D Conversion Channels Select
8
8
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB09
A/D Conversion Channels Select
9
9
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB10
A/D Conversion Channels Select
10
10
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB12
A/D Conversion Channels Select
12
12
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB13
A/D Conversion Channels Select
13
13
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADANSB1
A/D Channel Select Register B1
0x016
16
read-write
0x0000
0xffff
ANSB16
A/D Conversion Channels Select
0
0
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB17
A/D Conversion Channels Select
1
1
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB18
A/D Conversion Channels Select
2
2
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB19
A/D Conversion Channels Select
3
3
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB20
A/D Conversion Channels Select
4
4
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB21
A/D Conversion Channels Select
5
5
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB22
A/D Conversion Channels Select
6
6
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB23
A/D Conversion Channels Select
7
7
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB24
A/D Conversion Channels Select
8
8
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB25
A/D Conversion Channels Select
9
9
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB26
A/D Conversion Channels Select
10
10
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB27
A/D Conversion Channels Select
11
11
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB28
A/D Conversion Channels Select
12
12
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADDBLDR
A/D Data Duplexing Register
0x018
16
read-only
0x0000
0xffff
ADDBLDR
Converted Value 15 to 0
0
15
read-only
ADTSDR
A/D Temperature Sensor Data Register
0x01A
16
read-only
0x0000
0xffff
ADTSDR
Converted Value 15 to 0
0
15
read-only
ADOCDR
A/D Internal Reference Voltage Data Register
0x01C
16
read-only
0x0000
0xffff
ADOCDR
Converted Value 15 to 0
0
15
read-only
ADRD
A/D Self-Diagnosis Data Register
0x01E
16
read-only
0x0000
0xffff
AD
Converted Value 11 to 0
0
11
read-only
DIAGST
Self-Diagnosis Status
14
15
read-only
00
Self-diagnosis not executed after power-on.
#00
01
Self-diagnosis was executed using the 0 V voltage.
#01
10
Self-diagnosis was executed using the reference voltage × 1/2.
#10
11
Self-diagnosis was executed using the reference voltage .
#11
11
0x2
0-10
ADDR%s
A/D Data Registers %s
0x020
16
read-only
0x0000
0xffff
ADDR
Converted Value 15 to 0
0
15
read-only
2
0x2
12-13
ADDR%s
A/D Data Registers %s
0x038
16
read-only
0x0000
0xffff
ADDR
Converted Value 15 to 0
0
15
read-only
ADDISCR
A/D Disconnection Detection Control Register
0x07A
8
read-write
0x00
0xff
ADNDIS
Disconnection Detection Assist Setting
0
3
read-write
0x0
The disconnection detection assist function is disabled
0x0
0x1
Setting prohibited
0x1
Others
The number of states for the discharge or precharge period.
true
PCHG
Precharge/discharge select
4
4
read-write
0
Discharge
#0
1
Precharge
#1
ADGSPCR
A/D Group Scan Priority Control Register
0x080
16
read-write
0x0000
0xffff
PGS
Group Priority Operation Setting
0
0
read-write
0
Operate without group priority control.
#0
1
Operate with group priority control.
#1
GBRSCN
Lower-Priority Group Restart Setting
1
1
read-write
0
Disable rescanning of the group that was stopped in group priority operation
#0
1
Enable rescanning of the group that was stopped in group priority operation.
#1
LGRRS
Enabled only when PGS = 1 and GBRSCN = 1.
14
14
read-write
0
Start rescanning from the first channel for scanning
#0
1
Start rescanning from the channel for which A/D conversion is not completed.
#1
GBRP
Single Scan Continuous Start
15
15
read-write
0
Single scan is not continuously activated.
#0
1
Single scan for the group with the lower-priority is continuously activated.
#1
ADDBLDRA
A/D Data Duplexing Register A
0x084
16
read-only
0x0000
0xffff
ADDBLDR
Converted Value 15 to 0
0
15
read-only
ADDBLDRB
A/D Data Duplexing Register B
0x086
16
read-only
0x0000
0xffff
ADDBLDR
Converted Value 15 to 0
0
15
read-only
ADWINMON
A/D Compare Function Window A/B Status Monitor Register
0x08C
8
read-only
0x00
0xff
MONCOMB
Combination Result Monitor
0
0
read-only
0
Window A/B composite conditions are not met.
#0
1
Window A/B composite conditions are met.
#1
MONCMPA
Comparison Result Monitor A
4
4
read-only
0
Window A comparison conditions are not met.
#0
1
Window A comparison conditions are met.
#1
MONCMPB
Comparison Result Monitor B
5
5
read-only
0
Window B comparison conditions are not met.
#0
1
Window B comparison conditions are met.
#1
ADCMPCR
A/D Compare Function Control Register
0x090
16
read-write
0x0000
0xffff
CMPAB
Window A/B Composite Conditions Setting
0
1
read-write
00
Output ADC12i_WCMPM (i = 0, 1) when window A OR window B comparison conditions are met. Otherwise, output ADC12i_WCMPUM (i = 0, 1).
#00
01
Output ADC12i_WCMPM (i = 0, 1) when window A EXOR window B comparison conditions are met. Otherwise, output ADC12i_WCMPUM (i = 0, 1).
#01
10
Output ADC12i_WCMPM (i = 0, 1) when window A AND window B comparison conditions are met. Otherwise, output ADC12i_WCMPUM (i = 0, 1).
#10
11
Setting prohibited.
#11
CMPBE
Compare Window B Operation Enable
9
9
read-write
0
Disable compare window B operation. Disable ADC12i_WCMPM (i = 0, 1) and ADC12i_WCMPUM (i = 0, 1) outputs.
#0
1
Enable compare window B operation.
#1
CMPAE
Compare Window A Operation Enable
11
11
read-write
0
Disable compare window A operation. Disable ADC12i_WCMPM (i = 0, 1) and ADC12i_WCMPUM (i = 0, 1) outputs.
#0
1
Enable compare window A operation.
#1
CMPBIE
Compare B Interrupt Enable
13
13
read-write
0
Disable ADC12i_CMPBI (i = 0, 1) interrupt when comparison conditions (window B) are met.
#0
1
Enable ADC12i_CMPBI (i = 0, 1) interrupt when comparison conditions (window B) are met.
#1
WCMPE
Window Function Setting
14
14
read-write
0
Disable window function Window A and window B operate as a comparator to compare the single value on the lower side with the A/D conversion result.
#0
1
Enable window function Window A and window B operate as a comparator to compare the two values on the upper and lower sides with the A/D conversion result.
#1
CMPAIE
Compare A Interrupt Enable
15
15
read-write
0
Disable ADC12i_CMPAI (i = 0, 1) interrupt when comparison conditions (window A) are met.
#0
1
Enable ADC12i_CMPAI (i = 0, 1) interrupt when comparison conditions (window A) are met.
#1
ADCMPANSER
A/D Compare Function Window A Extended Input Select Register
0x092
8
read-write
0x00
0xff
CMPTSA
Temperature Sensor Output Compare Select
0
0
read-write
0
Exclude the temperature sensor output from the compare Window A target range.
#0
1
Include the temperature sensor output in the compare Window A target range.
#1
CMPOCA
Internal Reference Voltage Compare Select
1
1
read-write
0
Exclude the internal reference voltage from the compare Window A target range.
#0
1
Include the internal reference voltage in the compare Window A target range.
#1
ADCMPLER
A/D Compare Function Window A Extended Input Comparison Condition Setting Register
0x093
8
read-write
0x00
0xff
CMPLTSA
Compare Window A Temperature Sensor Output Comparison Condition Select
0
0
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0) : ADCMPDR0 value > A/D-converted valueCompare Window A Temperature Sensor Output Comparison Condition Select When window function is enabled (ADCMPCR.WCMPE = 1) : Compare Window A Temperature Sensor Output Comparison ConditionA/D-converted value < ADCMPDR0 value, or A/D-converted value > ADCMPDR1 value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0) : ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1) : ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLOCA
Compare Window A Internal Reference Voltage Comparison Condition Select
1
1
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0) : ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or A/D-converted value > ADCMPDR1 value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
ADCMPANSR0
A/D Compare Function Window A Channel Select Register 0
0x094
16
read-write
0x0000
0xffff
CMPCHA00
Compare Window A Channel Select
0
0
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA01
Compare Window A Channel Select
1
1
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA02
Compare Window A Channel Select
2
2
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA03
Compare Window A Channel Select
3
3
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA04
Compare Window A Channel Select
4
4
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA05
Compare Window A Channel Select
5
5
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA06
Compare Window A Channel Select
6
6
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA07
Compare Window A Channel Select
7
7
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA08
Compare Window A Channel Select
8
8
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA09
Compare Window A Channel Select
9
9
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA10
Compare Window A Channel Select
10
10
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA12
Compare Window A Channel Select
12
12
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA13
Compare Window A Channel Select
13
13
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
ADCMPANSR1
A/D Compare Function Window A Channel Select Register 1
0x096
16
read-write
0x0000
0xffff
CMPCHA16
Compare Window A Channel Select
0
0
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA17
Compare Window A Channel Select
1
1
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA18
Compare Window A Channel Select
2
2
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA19
Compare Window A Channel Select
3
3
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA20
Compare Window A Channel Select
4
4
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA21
Compare Window A Channel Select
5
5
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA22
Compare Window A Channel Select
6
6
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA23
Compare Window A Channel Select
7
7
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA24
Compare Window A Channel Select
8
8
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA25
Compare Window A Channel Select
9
9
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA26
Compare Window A Channel Select
10
10
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA27
Compare Window A Channel Select
11
11
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA28
Compare Window A Channel Select
12
12
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
ADCMPLR0
A/D Compare Function Window A Comparison Condition Setting Register 0
0x098
16
read-write
0x0000
0xffff
CMPLCHA00
Compare Window A Comparison Condition Select
0
0
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA01
Compare Window A Comparison Condition Select
1
1
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA02
Compare Window A Comparison Condition Select
2
2
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA03
Compare Window A Comparison Condition Select
3
3
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA04
Compare Window A Comparison Condition Select
4
4
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA05
Compare Window A Comparison Condition Select
5
5
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA06
Compare Window A Comparison Condition Select
6
6
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA07
Compare Window A Comparison Condition Select
7
7
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA08
Compare Window A Comparison Condition Select
8
8
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA09
Compare Window A Comparison Condition Select
9
9
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA10
Compare Window A Comparison Condition Select
10
10
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA12
Compare Window A Comparison Condition Select
12
12
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA13
Compare Window A Comparison Condition Select
13
13
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
ADCMPLR1
A/D Compare Function Window A Comparison Condition Setting Register 1
0x09A
16
read-write
0x0000
0xffff
CMPLCHA16
Compare Window A Comparison Condition Select
0
0
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA17
Compare Window A Comparison Condition Select
1
1
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA18
Compare Window A Comparison Condition Select
2
2
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA19
Compare Window A Comparison Condition Select
3
3
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA20
Compare Window A Comparison Condition Select
4
4
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA21
Compare Window A Comparison Condition Select
5
5
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA22
Compare Window A Comparison Condition Select
6
6
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA23
Compare Window A Comparison Condition Select
7
7
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA24
Compare Window A Comparison Condition Select
8
8
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA25
Compare Window A Comparison Condition Select
9
9
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA26
Compare Window A Comparison Condition Select
10
10
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA27
Compare Window A Comparison Condition Select
11
11
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA28
Compare Window A Comparison Condition Select
12
12
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
2
0x2
0-1
ADCMPDR%s
A/D Compare Function Window A Lower-Side/Upper-Side Level Setting Register
0x09C
16
read-write
0x0000
0xffff
ADCMPSR0
A/D Compare Function Window A Channel Status Register 0
0x0A0
16
read-write
0x0000
0xffff
CMPSTCHA00
Compare Window A Flag
0
0
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA01
Compare Window A Flag
1
1
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA02
Compare Window A Flag
2
2
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA03
Compare Window A Flag
3
3
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA04
Compare Window A Flag
4
4
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA05
Compare Window A Flag
5
5
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA06
Compare Window A Flag
6
6
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA07
Compare Window A Flag
7
7
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA08
Compare Window A Flag
8
8
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA09
Compare Window A Flag
9
9
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA10
Compare Window A Flag
10
10
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA12
Compare Window A Flag
12
12
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA13
Compare Window A Flag
13
13
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
ADCMPSR1
A/D Compare Function Window A Channel Status Register1
0x0A2
16
read-write
0x0000
0xffff
CMPSTCHA16
Compare Window A Flag
0
0
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA17
Compare Window A Flag
1
1
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA18
Compare Window A Flag
2
2
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA19
Compare Window A Flag
3
3
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA20
Compare Window A Flag
4
4
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA21
Compare Window A Flag
5
5
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA22
Compare Window A Flag
6
6
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA23
Compare Window A Flag
7
7
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA24
Compare Window A Flag
8
8
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA25
Compare Window A Flag
9
9
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA26
Compare Window A Flag
10
10
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA27
Compare Window A Flag
11
11
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA28
Compare Window A Flag
12
12
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
ADCMPSER
A/D Compare Function Window A Extended Input Channel Status Register
0x0A4
8
read-write
0x00
0xff
CMPSTTSA
Compare Window A Temperature Sensor Output Compare Flag
0
0
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTOCA
Compare Window A Internal Reference Voltage Compare Flag
1
1
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
ADCMPBNSR
A/D Compare Function Window B Channel Select Register
0x0A6
8
read-write
0x00
0xff
CMPCHB
Compare Window B Channel Select
0
5
read-write
CMPLB
Compare Window B Comparison Condition Setting
7
7
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADWINLLB value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADWINLLB value, or ADWINULB value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADWINLLB value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADWINLLB value < A/D-converted value < ADWINULB value
#1
ADWINLLB
A/D Compare Function Window B Lower-Side/Upper-Side Level Setting Register
0x0A8
16
read-write
0x0000
0xffff
ADWINULB
A/D Compare Function Window B Lower-Side/Upper-Side Level Setting Register
0x0AA
16
read-write
0x0000
0xffff
ADCMPBSR
A/D Compare Function Window B Status Register
0x0AC
8
read-write
0x00
0xff
CMPSTB
Compare Window B Flag
0
0
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
16
0x2
0-15
ADBUF%s
A/D Data Buffer Registers %s
0x0B0
16
read-only
0x0000
0xffff
ADBUF
Converted Value 15 to 0
0
15
read-only
ADBUFEN
A/D Data Buffer Enable Register
0x0D0
8
read-write
0x00
0xff
BUFEN
Data Buffer Enable
0
0
read-write
0
The data buffer is not used.
#0
1
The data buffer is used.
#1
ADBUFPTR
A/D Data Buffer Pointer Register
0x0D2
8
read-write
0x00
0xff
BUFPTR
Data Buffer Pointer
0
3
read-write
PTROVF
Pointer Overflow Flag
4
4
read-write
0
The data buffer pointer has not overflowed.
#0
1
The data buffer pointer has overflowed.
#1
ADSSTRL
A/D Sampling State Register
0x0DD
8
read-write
0x0b
0xff
SST
Sampling Time Setting
0
7
read-write
ADSSTRT
A/D Sampling State Register
0x0DE
8
read-write
0x0b
0xff
SST
Sampling Time Setting
0
7
read-write
ADSSTRO
A/D Sampling State Register
0x0DF
8
read-write
0x0b
0xff
SST
Sampling Time Setting
0
7
read-write
11
0x1
0-10
ADSSTR%s
A/D Sampling State Register
0x0E0
8
read-write
0x0b
0xff
SST
Sampling Time Setting
0
7
read-write
2
0x1
12-13
ADSSTR%s
A/D Sampling State Register
0x0EC
8
read-write
0x0b
0xff
SST
Sampling Time Setting
0
7
read-write
ADC121
12-bit A/D Converter
0x40170200
0x00
2
registers
0x04
9
registers
0x0E
24
registers
0x40
26
registers
0x7A
1
registers
0x80
2
registers
0x84
4
registers
0x8C
1
registers
0x90
21
registers
0xA6
1
registers
0xA8
5
registers
0xB0
33
registers
0xD2
1
registers
0xDD
6
registers
ADCSR
A/D Control Register
0x000
16
read-write
0x0000
0xffff
DBLANS
Double Trigger Channel Select
0
4
read-write
GBADIE
Group B Scan End Interrupt and ELC Event Enable
6
6
read-write
0
Disable ADC12i_GBADI (i = 0, 1) interrupt generation on group B scan completion.
#0
1
Enable ADC12i_GBADI (i = 0, 1) interrupt generation on group B scan completion.
#1
DBLE
Double Trigger Mode Select
7
7
read-write
0
Deselect double-trigger mode.
#0
1
Select double-trigger mode.
#1
EXTRG
Trigger Select
8
8
read-write
0
Start A/D conversion by the synchronous trigger (ELC).
#0
1
Start A/D conversion by the asynchronous trigger (ADTRG0).
#1
TRGE
Trigger Start Enable
9
9
read-write
0
Disable A/D conversion to be started by the synchronous or asynchronous trigger
#0
1
Enable A/D conversion to be started by the synchronous or asynchronous trigger
#1
ADCS
Scan Mode Select
13
14
read-write
00
Single scan mode
#00
01
Group scan mode
#01
10
Continuous scan mode
#10
11
Setting prohibited
#11
ADST
A/D Conversion Start
15
15
read-write
0
Stop A/D conversion process.
#0
1
Start A/D conversion process.
#1
ADANSA0
A/D Channel Select Register A0
0x004
16
read-write
0x0000
0xffff
ANSA00
A/D Conversion Channels Select
0
0
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA01
A/D Conversion Channels Select
1
1
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA02
A/D Conversion Channels Select
2
2
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA03
A/D Conversion Channels Select
3
3
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA04
A/D Conversion Channels Select
4
4
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA05
A/D Conversion Channels Select
5
5
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA06
A/D Conversion Channels Select
6
6
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA07
A/D Conversion Channels Select
7
7
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA08
A/D Conversion Channels Select
8
8
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA09
A/D Conversion Channels Select
9
9
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA10
A/D Conversion Channels Select
10
10
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA12
A/D Conversion Channels Select
12
12
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA13
A/D Conversion Channels Select
13
13
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADANSA1
A/D Channel Select Register A1
0x006
16
read-write
0x0000
0xffff
ANSA16
A/D Conversion Channels Select
0
0
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA17
A/D Conversion Channels Select
1
1
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA18
A/D Conversion Channels Select
2
2
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA19
A/D Conversion Channels Select
3
3
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA20
A/D Conversion Channels Select
4
4
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA21
A/D Conversion Channels Select
5
5
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA22
A/D Conversion Channels Select
6
6
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA23
A/D Conversion Channels Select
7
7
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA24
A/D Conversion Channels Select
8
8
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA25
A/D Conversion Channels Select
9
9
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA26
A/D Conversion Channels Select
10
10
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA27
A/D Conversion Channels Select
11
11
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSA28
A/D Conversion Channels Select
12
12
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADADS0
A/D-Converted Value Addition/Average Channel Select Register 0
0x008
16
read-write
0x0000
0xffff
ADS00
A/D-Converted Value Addition/Average Channel Select
0
0
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS01
A/D-Converted Value Addition/Average Channel Select
1
1
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS02
A/D-Converted Value Addition/Average Channel Select
2
2
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS03
A/D-Converted Value Addition/Average Channel Select
3
3
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS04
A/D-Converted Value Addition/Average Channel Select
4
4
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS05
A/D-Converted Value Addition/Average Channel Select
5
5
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS06
A/D-Converted Value Addition/Average Channel Select
6
6
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS07
A/D-Converted Value Addition/Average Channel Select
7
7
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS08
A/D-Converted Value Addition/Average Channel Select
8
8
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS09
A/D-Converted Value Addition/Average Channel Select
9
9
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS10
A/D-Converted Value Addition/Average Channel Select
10
10
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS12
A/D-Converted Value Addition/Average Channel Select
12
12
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS13
A/D-Converted Value Addition/Average Channel Select
13
13
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADADS1
A/D-Converted Value Addition/Average Channel Select Register 1
0x00A
16
read-write
0x0000
0xffff
ADS16
A/D-Converted Value Addition/Average Channel Select
0
0
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS17
A/D-Converted Value Addition/Average Channel Select
1
1
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS18
A/D-Converted Value Addition/Average Channel Select
2
2
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS19
A/D-Converted Value Addition/Average Channel Select
3
3
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS20
A/D-Converted Value Addition/Average Channel Select
4
4
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS21
A/D-Converted Value Addition/Average Channel Select
5
5
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS22
A/D-Converted Value Addition/Average Channel Select
6
6
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS23
A/D-Converted Value Addition/Average Channel Select
7
7
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS24
A/D-Converted Value Addition/Average Channel Select
8
8
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS25
A/D-Converted Value Addition/Average Channel Select
9
9
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS26
A/D-Converted Value Addition/Average Channel Select
10
10
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS27
A/D-Converted Value Addition/Average Channel Select
11
11
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADS28
A/D-Converted Value Addition/Average Channel Select
12
12
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADADC
A/D-Converted Value Addition/Average Count Select Register
0x00C
8
read-write
0x00
0xff
ADC
Addition/Average Count Select
0
2
read-write
000
1-time conversion (no addition, same as normal conversion)
#000
001
2-time conversion (1 addition)
#001
010
3-time conversion (2 additions)
#010
011
4-time conversion (3 additions)
#011
101
16-time conversion (15 additions)
#101
Others
Setting prohibited
true
AVEE
Average Mode Select
7
7
read-write
0
Enable addition mode
#0
1
Enable average mode
#1
ADCER
A/D Control Extended Register
0x00E
16
read-write
0x0000
0xffff
ADPRC
1
2
read-write
00
12-bit accuracy
#00
01
10-bit accuracy
#01
10
8-bit accuracy
#10
11
Setting prohibited
#11
ACE
A/D Data Register Automatic Clearing Enable
5
5
read-write
0
Disable automatic clearing
#0
1
Enable automatic clearing
#1
DIAGVAL
Self-Diagnosis Conversion Voltage Select
8
9
read-write
00
Setting prohibited when self-diagnosis is enabled
#00
01
0 volts
#01
10
Reference voltage × 1/2
#10
11
Reference voltage
#11
DIAGLD
Self-Diagnosis Mode Select
10
10
read-write
0
Select rotation mode for self-diagnosis voltage
#0
1
Select mixed mode for self-diagnosis voltage
#1
DIAGM
Self-Diagnosis Enable
11
11
read-write
0
Disable ADC12 self-diagnosis
#0
1
Enable ADC12 self-diagnosis
#1
ADRFMT
A/D Data Register Format Select
15
15
read-write
0
Select right-justified for the A/D data register format
#0
1
Select left-justified for the A/D data register format
#1
ADSTRGR
A/D Conversion Start Trigger Select Register
0x010
16
read-write
0x0000
0xffff
TRSB
A/D Conversion Start Trigger Select for Group B
0
5
read-write
TRSA
A/D Conversion Start Trigger Select
8
13
read-write
ADEXICR
A/D Conversion Extended Input Control Registers
0x012
16
read-write
0x0000
0xffff
TSSAD
Temperature Sensor Output A/D-Converted Value Addition/Average Mode Select
0
0
read-write
0
Do not select addition/average mode for temperature sensor output.
#0
1
Select addition/average mode for temperature sensor output.
#1
OCSAD
Internal Reference Voltage A/D-Converted Value Addition/Average Mode Select
1
1
read-write
0
Do not select addition/average mode for internal reference voltage.
#0
1
Select addition/average mode for internal reference voltage.
#1
TSSA
Temperature Sensor Output A/D Conversion Select
8
8
read-write
0
Disable A/D conversion of temperature sensor output
#0
1
Enable A/D conversion of temperature sensor output
#1
OCSA
Internal Reference Voltage A/D Conversion Select
9
9
read-write
0
Disable A/D conversion of internal reference voltage
#0
1
Enable A/D conversion of internal reference voltage
#1
TSSB
Temperature Sensor Output A/D Conversion Select for Group B
10
10
read-write
0
Disable A/D conversion of temperature sensor output
#0
1
Enable A/D conversion of temperature sensor output
#1
OCSB
Internal Reference Voltage A/D Conversion Select for Group B
11
11
read-write
0
Disable A/D conversion of internal reference voltage
#0
1
Enable A/D conversion of internal reference voltage
#1
ADANSB0
A/D Channel Select Register B0
0x014
16
read-write
0x0000
0xffff
ANSB00
A/D Conversion Channels Select
0
0
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB01
A/D Conversion Channels Select
1
1
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB02
A/D Conversion Channels Select
2
2
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB03
A/D Conversion Channels Select
3
3
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB04
A/D Conversion Channels Select
4
4
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB05
A/D Conversion Channels Select
5
5
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB06
A/D Conversion Channels Select
6
6
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB07
A/D Conversion Channels Select
7
7
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB08
A/D Conversion Channels Select
8
8
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB09
A/D Conversion Channels Select
9
9
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB10
A/D Conversion Channels Select
10
10
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB12
A/D Conversion Channels Select
12
12
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB13
A/D Conversion Channels Select
13
13
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADANSB1
A/D Channel Select Register B1
0x016
16
read-write
0x0000
0xffff
ANSB16
A/D Conversion Channels Select
0
0
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB17
A/D Conversion Channels Select
1
1
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB18
A/D Conversion Channels Select
2
2
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB19
A/D Conversion Channels Select
3
3
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB20
A/D Conversion Channels Select
4
4
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB21
A/D Conversion Channels Select
5
5
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB22
A/D Conversion Channels Select
6
6
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB23
A/D Conversion Channels Select
7
7
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB24
A/D Conversion Channels Select
8
8
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB25
A/D Conversion Channels Select
9
9
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB26
A/D Conversion Channels Select
10
10
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB27
A/D Conversion Channels Select
11
11
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ANSB28
A/D Conversion Channels Select
12
12
read-write
0
Do not select associated input channel.
#0
1
Select associated input channel.
#1
ADDBLDR
A/D Data Duplexing Register
0x018
16
read-only
0x0000
0xffff
ADDBLDR
Converted Value 15 to 0
0
15
read-only
ADTSDR
A/D Temperature Sensor Data Register
0x01A
16
read-only
0x0000
0xffff
ADTSDR
Converted Value 15 to 0
0
15
read-only
ADOCDR
A/D Internal Reference Voltage Data Register
0x01C
16
read-only
0x0000
0xffff
ADOCDR
Converted Value 15 to 0
0
15
read-only
ADRD
A/D Self-Diagnosis Data Register
0x01E
16
read-only
0x0000
0xffff
AD
Converted Value 11 to 0
0
11
read-only
DIAGST
Self-Diagnosis Status
14
15
read-only
00
Self-diagnosis not executed after power-on.
#00
01
Self-diagnosis was executed using the 0 V voltage.
#01
10
Self-diagnosis was executed using the reference voltage × 1/2.
#10
11
Self-diagnosis was executed using the reference voltage .
#11
3
0x2
0-2
ADDR%s
A/D Data Registers %s
0x020
16
read-only
0x0000
0xffff
ADDR
Converted Value 15 to 0
0
15
read-only
13
0x2
16-28
ADDR%s
A/D Data Registers %s
0x040
16
read-only
0x0000
0xffff
ADDR
Converted Value 15 to 0
0
15
read-only
ADDISCR
A/D Disconnection Detection Control Register
0x07A
8
read-write
0x00
0xff
ADNDIS
Disconnection Detection Assist Setting
0
3
read-write
0x0
The disconnection detection assist function is disabled
0x0
0x1
Setting prohibited
0x1
Others
The number of states for the discharge or precharge period.
true
PCHG
Precharge/discharge select
4
4
read-write
0
Discharge
#0
1
Precharge
#1
ADGSPCR
A/D Group Scan Priority Control Register
0x080
16
read-write
0x0000
0xffff
PGS
Group Priority Operation Setting
0
0
read-write
0
Operate without group priority control.
#0
1
Operate with group priority control.
#1
GBRSCN
Lower-Priority Group Restart Setting
1
1
read-write
0
Disable rescanning of the group that was stopped in group priority operation
#0
1
Enable rescanning of the group that was stopped in group priority operation.
#1
LGRRS
Enabled only when PGS = 1 and GBRSCN = 1.
14
14
read-write
0
Start rescanning from the first channel for scanning
#0
1
Start rescanning from the channel for which A/D conversion is not completed.
#1
GBRP
Single Scan Continuous Start
15
15
read-write
0
Single scan is not continuously activated.
#0
1
Single scan for the group with the lower-priority is continuously activated.
#1
ADDBLDRA
A/D Data Duplexing Register A
0x084
16
read-only
0x0000
0xffff
ADDBLDR
Converted Value 15 to 0
0
15
read-only
ADDBLDRB
A/D Data Duplexing Register B
0x086
16
read-only
0x0000
0xffff
ADDBLDR
Converted Value 15 to 0
0
15
read-only
ADWINMON
A/D Compare Function Window A/B Status Monitor Register
0x08C
8
read-only
0x00
0xff
MONCOMB
Combination Result Monitor
0
0
read-only
0
Window A/B composite conditions are not met.
#0
1
Window A/B composite conditions are met.
#1
MONCMPA
Comparison Result Monitor A
4
4
read-only
0
Window A comparison conditions are not met.
#0
1
Window A comparison conditions are met.
#1
MONCMPB
Comparison Result Monitor B
5
5
read-only
0
Window B comparison conditions are not met.
#0
1
Window B comparison conditions are met.
#1
ADCMPCR
A/D Compare Function Control Register
0x090
16
read-write
0x0000
0xffff
CMPAB
Window A/B Composite Conditions Setting
0
1
read-write
00
Output ADC12i_WCMPM (i = 0, 1) when window A OR window B comparison conditions are met. Otherwise, output ADC12i_WCMPUM (i = 0, 1).
#00
01
Output ADC12i_WCMPM (i = 0, 1) when window A EXOR window B comparison conditions are met. Otherwise, output ADC12i_WCMPUM (i = 0, 1).
#01
10
Output ADC12i_WCMPM (i = 0, 1) when window A AND window B comparison conditions are met. Otherwise, output ADC12i_WCMPUM (i = 0, 1).
#10
11
Setting prohibited.
#11
CMPBE
Compare Window B Operation Enable
9
9
read-write
0
Disable compare window B operation. Disable ADC12i_WCMPM (i = 0, 1) and ADC12i_WCMPUM (i = 0, 1) outputs.
#0
1
Enable compare window B operation.
#1
CMPAE
Compare Window A Operation Enable
11
11
read-write
0
Disable compare window A operation. Disable ADC12i_WCMPM (i = 0, 1) and ADC12i_WCMPUM (i = 0, 1) outputs.
#0
1
Enable compare window A operation.
#1
CMPBIE
Compare B Interrupt Enable
13
13
read-write
0
Disable ADC12i_CMPBI (i = 0, 1) interrupt when comparison conditions (window B) are met.
#0
1
Enable ADC12i_CMPBI (i = 0, 1) interrupt when comparison conditions (window B) are met.
#1
WCMPE
Window Function Setting
14
14
read-write
0
Disable window function Window A and window B operate as a comparator to compare the single value on the lower side with the A/D conversion result.
#0
1
Enable window function Window A and window B operate as a comparator to compare the two values on the upper and lower sides with the A/D conversion result.
#1
CMPAIE
Compare A Interrupt Enable
15
15
read-write
0
Disable ADC12i_CMPAI (i = 0, 1) interrupt when comparison conditions (window A) are met.
#0
1
Enable ADC12i_CMPAI (i = 0, 1) interrupt when comparison conditions (window A) are met.
#1
ADCMPANSER
A/D Compare Function Window A Extended Input Select Register
0x092
8
read-write
0x00
0xff
CMPTSA
Temperature Sensor Output Compare Select
0
0
read-write
0
Exclude the temperature sensor output from the compare Window A target range.
#0
1
Include the temperature sensor output in the compare Window A target range.
#1
CMPOCA
Internal Reference Voltage Compare Select
1
1
read-write
0
Exclude the internal reference voltage from the compare Window A target range.
#0
1
Include the internal reference voltage in the compare Window A target range.
#1
ADCMPLER
A/D Compare Function Window A Extended Input Comparison Condition Setting Register
0x093
8
read-write
0x00
0xff
CMPLTSA
Compare Window A Temperature Sensor Output Comparison Condition Select
0
0
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0) : ADCMPDR0 value > A/D-converted valueCompare Window A Temperature Sensor Output Comparison Condition Select When window function is enabled (ADCMPCR.WCMPE = 1) : Compare Window A Temperature Sensor Output Comparison ConditionA/D-converted value < ADCMPDR0 value, or A/D-converted value > ADCMPDR1 value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0) : ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1) : ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLOCA
Compare Window A Internal Reference Voltage Comparison Condition Select
1
1
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0) : ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or A/D-converted value > ADCMPDR1 value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
ADCMPANSR0
A/D Compare Function Window A Channel Select Register 0
0x094
16
read-write
0x0000
0xffff
CMPCHA00
Compare Window A Channel Select
0
0
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA01
Compare Window A Channel Select
1
1
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA02
Compare Window A Channel Select
2
2
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA03
Compare Window A Channel Select
3
3
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA04
Compare Window A Channel Select
4
4
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA05
Compare Window A Channel Select
5
5
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA06
Compare Window A Channel Select
6
6
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA07
Compare Window A Channel Select
7
7
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA08
Compare Window A Channel Select
8
8
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA09
Compare Window A Channel Select
9
9
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA10
Compare Window A Channel Select
10
10
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA12
Compare Window A Channel Select
12
12
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA13
Compare Window A Channel Select
13
13
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
ADCMPANSR1
A/D Compare Function Window A Channel Select Register 1
0x096
16
read-write
0x0000
0xffff
CMPCHA16
Compare Window A Channel Select
0
0
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA17
Compare Window A Channel Select
1
1
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA18
Compare Window A Channel Select
2
2
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA19
Compare Window A Channel Select
3
3
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA20
Compare Window A Channel Select
4
4
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA21
Compare Window A Channel Select
5
5
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA22
Compare Window A Channel Select
6
6
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA23
Compare Window A Channel Select
7
7
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA24
Compare Window A Channel Select
8
8
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA25
Compare Window A Channel Select
9
9
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA26
Compare Window A Channel Select
10
10
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA27
Compare Window A Channel Select
11
11
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
CMPCHA28
Compare Window A Channel Select
12
12
read-write
0
Disable compare function for associated input channel
#0
1
Enable compare function for associated input channel
#1
ADCMPLR0
A/D Compare Function Window A Comparison Condition Setting Register 0
0x098
16
read-write
0x0000
0xffff
CMPLCHA00
Compare Window A Comparison Condition Select
0
0
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA01
Compare Window A Comparison Condition Select
1
1
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA02
Compare Window A Comparison Condition Select
2
2
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA03
Compare Window A Comparison Condition Select
3
3
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA04
Compare Window A Comparison Condition Select
4
4
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA05
Compare Window A Comparison Condition Select
5
5
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA06
Compare Window A Comparison Condition Select
6
6
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA07
Compare Window A Comparison Condition Select
7
7
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA08
Compare Window A Comparison Condition Select
8
8
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA09
Compare Window A Comparison Condition Select
9
9
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA10
Compare Window A Comparison Condition Select
10
10
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA12
Compare Window A Comparison Condition Select
12
12
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA13
Compare Window A Comparison Condition Select
13
13
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
ADCMPLR1
A/D Compare Function Window A Comparison Condition Setting Register 1
0x09A
16
read-write
0x0000
0xffff
CMPLCHA16
Compare Window A Comparison Condition Select
0
0
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA17
Compare Window A Comparison Condition Select
1
1
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA18
Compare Window A Comparison Condition Select
2
2
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA19
Compare Window A Comparison Condition Select
3
3
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA20
Compare Window A Comparison Condition Select
4
4
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA21
Compare Window A Comparison Condition Select
5
5
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA22
Compare Window A Comparison Condition Select
6
6
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA23
Compare Window A Comparison Condition Select
7
7
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA24
Compare Window A Comparison Condition Select
8
8
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA25
Compare Window A Comparison Condition Select
9
9
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA26
Compare Window A Comparison Condition Select
10
10
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA27
Compare Window A Comparison Condition Select
11
11
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
CMPLCHA28
Compare Window A Comparison Condition Select
12
12
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADCMPDR0 value, or ADCMPDR1 value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADCMPDR0 value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADCMPDR0 value < A/D-converted value < ADCMPDR1 value
#1
2
0x2
0-1
ADCMPDR%s
A/D Compare Function Window A Lower-Side/Upper-Side Level Setting Register
0x09C
16
read-write
0x0000
0xffff
ADCMPSR0
A/D Compare Function Window A Channel Status Register 0
0x0A0
16
read-write
0x0000
0xffff
CMPSTCHA00
Compare Window A Flag
0
0
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA01
Compare Window A Flag
1
1
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA02
Compare Window A Flag
2
2
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA03
Compare Window A Flag
3
3
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA04
Compare Window A Flag
4
4
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA05
Compare Window A Flag
5
5
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA06
Compare Window A Flag
6
6
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA07
Compare Window A Flag
7
7
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA08
Compare Window A Flag
8
8
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA09
Compare Window A Flag
9
9
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA10
Compare Window A Flag
10
10
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA12
Compare Window A Flag
12
12
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA13
Compare Window A Flag
13
13
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
ADCMPSR1
A/D Compare Function Window A Channel Status Register1
0x0A2
16
read-write
0x0000
0xffff
CMPSTCHA16
Compare Window A Flag
0
0
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA17
Compare Window A Flag
1
1
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA18
Compare Window A Flag
2
2
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA19
Compare Window A Flag
3
3
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA20
Compare Window A Flag
4
4
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA21
Compare Window A Flag
5
5
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA22
Compare Window A Flag
6
6
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA23
Compare Window A Flag
7
7
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA24
Compare Window A Flag
8
8
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA25
Compare Window A Flag
9
9
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA26
Compare Window A Flag
10
10
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA27
Compare Window A Flag
11
11
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTCHA28
Compare Window A Flag
12
12
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
ADCMPSER
A/D Compare Function Window A Extended Input Channel Status Register
0x0A4
8
read-write
0x00
0xff
CMPSTTSA
Compare Window A Temperature Sensor Output Compare Flag
0
0
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
CMPSTOCA
Compare Window A Internal Reference Voltage Compare Flag
1
1
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
ADCMPBNSR
A/D Compare Function Window B Channel Select Register
0x0A6
8
read-write
0x00
0xff
CMPCHB
Compare Window B Channel Select
0
5
read-write
CMPLB
Compare Window B Comparison Condition Setting
7
7
read-write
0
When window function is disabled (ADCMPCR.WCMPE = 0): ADWINLLB value > A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): A/D-converted value < ADWINLLB value, or ADWINULB value < A/D-converted value
#0
1
When window function is disabled (ADCMPCR.WCMPE = 0): ADWINLLB value < A/D-converted value When window function is enabled (ADCMPCR.WCMPE = 1): ADWINLLB value < A/D-converted value < ADWINULB value
#1
ADWINLLB
A/D Compare Function Window B Lower-Side/Upper-Side Level Setting Register
0x0A8
16
read-write
0x0000
0xffff
ADWINULB
A/D Compare Function Window B Lower-Side/Upper-Side Level Setting Register
0x0AA
16
read-write
0x0000
0xffff
ADCMPBSR
A/D Compare Function Window B Status Register
0x0AC
8
read-write
0x00
0xff
CMPSTB
Compare Window B Flag
0
0
read-write
0
Comparison conditions are not met.
#0
1
Comparison conditions are met.
#1
16
0x2
0-15
ADBUF%s
A/D Data Buffer Registers %s
0x0B0
16
read-only
0x0000
0xffff
ADBUF
Converted Value 15 to 0
0
15
read-only
ADBUFEN
A/D Data Buffer Enable Register
0x0D0
8
read-write
0x00
0xff
BUFEN
Data Buffer Enable
0
0
read-write
0
The data buffer is not used.
#0
1
The data buffer is used.
#1
ADBUFPTR
A/D Data Buffer Pointer Register
0x0D2
8
read-write
0x00
0xff
BUFPTR
Data Buffer Pointer
0
3
read-write
PTROVF
Pointer Overflow Flag
4
4
read-write
0
The data buffer pointer has not overflowed.
#0
1
The data buffer pointer has overflowed.
#1
ADSSTRL
A/D Sampling State Register
0x0DD
8
read-write
0x0b
0xff
SST
Sampling Time Setting
0
7
read-write
ADSSTRT
A/D Sampling State Register
0x0DE
8
read-write
0x0b
0xff
SST
Sampling Time Setting
0
7
read-write
ADSSTRO
A/D Sampling State Register
0x0DF
8
read-write
0x0b
0xff
SST
Sampling Time Setting
0
7
read-write
3
0x1
0-2
ADSSTR%s
A/D Sampling State Register
0x0E0
8
read-write
0x0b
0xff
SST
Sampling Time Setting
0
7
read-write
DAC12
12-bit D/A converter
0x40171000
0x00
7
registers
0x08
1
registers
0x1C
1
registers
0x10C0
1
registers
2
0x02
0-1
DADR%s
D/A Data Register %s
0x00
16
read-write
0x0000
0xffff
DACR
D/A Control Register
0x04
8
read-write
0x1f
0xff
DAE
D/A Enable
5
5
read-write
0
Control D/A conversion of channels 0 and 1 individually
#0
1
Control D/A conversion of channels 0 and 1 collectively
#1
DAOE0
D/A Output Enable 0
6
6
read-write
0
Disable analog output of channel 0 (DA0)
#0
1
Enable D/A conversion of channel 0 (DA0)
#1
DAOE1
D/A Output Enable 1
7
7
read-write
0
Disable analog output of channel 1 (DA1)
#0
1
Enable D/A conversion of channel 1 (DA1)
#1
DADPR
DADRn Format Select Register
0x05
8
read-write
0x00
0xff
DPSEL
DADRn Format Select
7
7
read-write
0
Right-justified format
#0
1
Left-justified format
#1
DAADSCR
D/A A/D Synchronous Start Control Register
0x06
8
read-write
0x00
0xff
DAADST
D/A A/D Synchronous Conversion
7
7
read-write
0
Do not synchronize DAC12 with ADC12 (unit 1) operation (disable interference reduction between D/A and A/D conversion).
#0
1
Synchronize DAC12 with ADC12 (unit 1) operation (enable interference reduction between D/A and A/D conversion).
#1
DAAMPCR
D/A Output Amplifier Control Register
0x08
8
read-write
0x00
0xff
DAAMP0
Amplifier Control 0
6
6
read-write
0
Do not use channel 0 output amplifier
#0
1
Use channel 0 output amplifier
#1
DAAMP1
Amplifier Control 1
7
7
read-write
0
Do not use channel 1 output amplifier
#0
1
Use channel 1 output amplifier
#1
DAASWCR
D/A Amplifier Stabilization Wait Control Register
0x1C
8
read-write
0x00
0xff
DAASW0
D/A Amplifier Stabilization Wait 0
6
6
read-write
0
Amplifier stabilization wait off (output) for channel 0
#0
1
Amplifier stabilization wait on (high-Z) for channel 0
#1
DAASW1
D/A Amplifier Stabilization Wait 1
7
7
read-write
0
Amplifier stabilization wait off (output) for channel 1
#0
1
Amplifier stabilization wait on (high-Z) for channel 1
#1
DAADUSR
D/A A/D Synchronous Unit Select Register
0x10C0
8
read-write
0x00
0xff
AMADSEL1
A/D Unit 1 Select
1
1
read-write
0
Do not select unit 1
#0
1
Select unit 1
#1
TSD
Temperature Sensor Calibration Data
0x407FB000
0x17C
4
registers
TSCDR
Temperature Sensor Calibration Data Register
0x017C
32
read-only
0x00000000
0xffff0000
TSCDR
Temperature Sensor Calibration Data
0
15
read-only
FLAD
Data Flash
0x407FC000
0x40
1
registers
FCKMHZ
Data Flash Access Frequency Register
0x40
8
read-write
0x3c
0xff
FCKMHZ
Data Flash Access Frequency Register
0
7
read-write
FACI
Flash/CPU Interface
0x407FE000
0x10
1
registers
0x14
1
registers
0x18
1
registers
0x30
8
registers
0x44
2
registers
0x78
2
registers
0x7C
2
registers
0x80
6
registers
0x8C
2
registers
0xA0
2
registers
0xD0
1
registers
0xD4
1
registers
0xD8
10
registers
0xE4
2
registers
0xE8
2
registers
FASTAT
Flash Access Status Register
0x10
8
read-write
0x00
0xff
DFAE
Data Flash Memory Access Violation Flag
3
3
read-write
0
No data flash memory access violation has occurred
#0
1
A data flash memory access violation has occurred.
#1
CMDLK
Command Lock Flag
4
4
read-only
0
The flash sequencer is not in the command-locked state
#0
1
The flash sequencer is in the command-locked state.
#1
CFAE
Code Flash Memory Access Violation Flag
7
7
read-write
0
No code flash memory access violation has occurred
#0
1
A code flash memory access violation has occurred.
#1
FAEINT
Flash Access Error Interrupt Enable Register
0x14
8
read-write
0x98
0xff
DFAEIE
Data Flash Memory Access Violation Interrupt Enable
3
3
read-write
0
Generation of an FIFERR interrupt request is disabled when FASTAT.DFAE is set to 1
#0
1
Generation of an FIFERR interrupt request is enabled when FASTAT.DFAE is set to 1.
#1
CMDLKIE
Command Lock Interrupt Enable
4
4
read-write
0
Generation of an FIFERR interrupt request is disabled when FASTAT.CMDLK is set to 1
#0
1
Generation of an FIFERR interrupt request is enabled when FASTAT.CMDLK is set to 1.
#1
CFAEIE
Code Flash Memory Access Violation Interrupt Enable
7
7
read-write
0
Generation of an FIFERR interrupt request is disabled when FASTAT.CFAE is set to 1
#0
1
Generation of an FIFERR interrupt request is enabled when FASTAT.CFAE is set to 1.
#1
FRDYIE
Flash Ready Interrupt Enable Register
0x18
8
read-write
0x00
0xff
FRDYIE
Flash Ready Interrupt Enable
0
0
read-write
0
Generation of an FRDY interrupt request is disabled
#0
1
Generation of an FRDY interrupt request is enabled.
#1
FSADDR
FACI Command Start Address Register
0x30
32
read-write
0x00000000
0xffffffff
FEADDR
FACI Command End Address Register
0x34
32
read-write
0x00000000
0xffffffff
FEADDR
End Address for FACI Command Processing
0
31
read-write
FMEPROT
Flash P/E Mode Entry Protection Register
0x44
16
read-write
0x0001
0xffff
CEPROT
Code Flash P/E Mode Entry Protection
0
0
read-write
0
FENTRYC bit is not protected
#0
1
FENTRYC bit is protected.
#1
KEY
Key Code
8
15
write-only
FBPROT0
Flash Block Protection Register
0x78
16
read-write
0x0000
0xffff
BPCN0
Block Protection for Non-secure Cancel
0
0
read-write
0
Block protection is enabled
#0
1
Block protection is disabled.
#1
KEY
Key Code
8
15
write-only
FBPROT1
Flash Block Protection for Secure Register
0x7C
16
read-write
0x0000
0xffff
BPCN1
Block Protection for Secure Cancel
0
0
read-write
0
Block protection is enabled
#0
1
Block protection is disabled.
#1
KEY
Key Code
8
15
write-only
FSTATR
Flash Status Register
0x80
32
read-write
0x00008000
0xffffffff
FLWEERR
Flash Write/Erase Protect Error Flag
6
6
read-only
0
An error has not occurred
#0
1
An error has occurred.
#1
PRGSPD
Programming Suspend Status Flag
8
8
read-only
0
The flash sequencer is not in the programming suspension processing state or programming suspended state
#0
1
The flash sequencer is in the programming suspension processing state or programming suspended state.
#1
ERSSPD
Erasure Suspend Status Flag
9
9
read-only
0
The flash sequencer is not in the erasure suspension processing state or the erasure suspended state
#0
1
The flash sequencer is in the erasure suspension processing state or the erasure suspended state.
#1
DBFULL
Data Buffer Full Flag
10
10
read-only
0
The data buffer is empty
#0
1
The data buffer is full.
#1
SUSRDY
Suspend Ready Flag
11
11
read-only
0
The flash sequencer cannot receive P/E suspend commands
#0
1
The flash sequencer can receive P/E suspend commands.
#1
PRGERR
Programming Error Flag
12
12
read-only
0
Programming has completed successfully
#0
1
An error has occurred during programming.
#1
ERSERR
Erasure Error Flag
13
13
read-only
0
Erasure has completed successfully
#0
1
An error has occurred during erasure.
#1
ILGLERR
Illegal Command Error Flag
14
14
read-only
0
The flash sequencer has not detected an illegal FACI command or illegal flash memory access
#0
1
The flash sequencer has detected an illegal FACI command or illegal flash memory access.
#1
FRDY
Flash Ready Flag
15
15
read-only
0
Program, Block Erase, Multi Block Erase, P/E suspend, P/E resume, Forced Stop, Blank Check, or Configuration set command processing is in progress
#0
1
None of the above is in progress.
#1
OTERR
Other Error
20
20
read-only
0
A status clear or forced stop command processing is complete
#0
1
An error has occurred.
#1
SECERR
Security Error
21
21
read-only
0
A status clear or forced stop command processing is complete
#0
1
An error has occurred.
#1
FESETERR
FENTRY Setting Error
22
22
read-only
0
A status clear or forced stop command processing is complete
#0
1
An error has occurred.
#1
ILGCOMERR
Illegal Command Error
23
23
read-only
0
A status clear or forced stop command processing is complete
#0
1
An error has occurred.
#1
FENTRYR
Flash P/E Mode Entry Register
0x84
16
read-write
0x0000
0xffff
FENTRYC
Code Flash P/E Mode Entry
0
0
read-write
0
Code flash is in read mode
#0
1
Code flash is in P/E mode.
#1
FENTRYD
Data Flash P/E Mode Entry
7
7
read-write
0
Data flash is in read mode
#0
1
Data flash is in P/E mode.
#1
KEY
Key Code
8
15
write-only
FSUINITR
Flash Sequencer Setup Initialization Register
0x8C
16
read-write
0x0000
0xffff
SUINIT
Set-Up Initialization
0
0
read-write
0
The FSADDR, FEADDR, FBPROT0, FBPROT1, FENTRYR, FBCCNT, and FCPSR flash sequencer setup registers keep their current values
#0
1
The FSADDR, FEADDR, FBPROT0, FBRPOT1, FENTRYR, FBCCNT, and FCPSR flash sequencer setup registers are initialized.
#1
KEY
Key Code
8
15
write-only
FCMDR
FACI Command Register
0xA0
16
read-only
0x0000
0xffff
PCMDR
Pre-command Flag
0
7
read-only
CMDR
Command Flag
8
15
read-only
FBCCNT
Blank Check Control Register
0xD0
8
read-write
0x00
0xff
BCDIR
Blank Check Direction
0
0
read-write
0
Blank checking is executed from the lower addresses to the higher addresses (incremental mode)
#0
1
Blank checking is executed from the higher addresses to the lower addresses (decremental mode).
#1
FBCSTAT
Blank Check Status Register
0xD4
8
read-write
0x00
0xff
BCST
Blank Check Status Flag
0
0
read-only
0
The target area is in the non-programmed state, that is, the area has been erased but has not yet been reprogrammed
#0
1
The target area has been programmed with 0s or 1s.
#1
FPSADDR
Data Flash Programming Start Address Register
0xD8
32
read-write
0x00000000
0xffffffff
PSADR
Programmed Area Start Address
0
16
read-only
FSUASMON
Flash Startup Area Select Monitor Register
0xDC
32
read-only
0x00000000
0x7fff7fff
FSPR
Protection Programming Flag to set Boot Flag and Startup Area Control
15
15
read-only
0
Protected state
#0
1
Non-protected state.
#1
BTFLG
Flag of Startup Area Select for Boot Swap
31
31
read-only
0
The startup area is the alternate block (block 1)
#0
1
The startup area is the default block (block 0).
#1
FCPSR
Flash Sequencer Processing Switching Register
0xE0
16
read-write
0x0000
0xffff
ESUSPMD
Erasure Suspend Mode
0
0
read-write
0
Suspension priority mode
#0
1
Erasure priority mode.
#1
FPCKAR
Flash Sequencer Processing Clock Notification Register
0xE4
16
read-write
0x0032
0xffff
PCKA
Flash Sequencer Operating Clock Notification
0
7
read-write
KEY
Key Code
8
15
write-only
FSUACR
Flash Startup Area Control Register
0xE8
16
read-write
0x0000
0xffff
SAS
Startup Area Select
0
1
read-write
00
Startup area is selected by BTFLG bit
#00
01
Startup area is selected by BTFLG bit
#01
10
Startup area is temporarily switched to the default area (block 0)
#10
11
Startup area is temporarily switched to the alternate area (block 1).
#11
KEY
Key Code
8
15
write-only
QSPI
Quad Serial Peripheral Interface
0x64000000
0x00
28
registers
0x20
12
registers
0x30
8
registers
0x804
4
registers
SFMSMD
Transfer Mode Control Register
0x000
32
read-write
0x00000000
0xffffffff
SFMRM
Serial interface read mode select
0
2
read-write
000
Standard Read
#000
001
Fast Read
#001
010
Fast Read Dual Output
#010
011
Fast Read Dual I/O
#011
100
Fast Read Quad Output
#100
101
Fast Read Quad I/O
#101
Others
Setting prohibited
true
SFMSE
QSSL extension function select after SPI bus access
4
5
read-write
00
Do not extend QSSL
#00
01
Extend QSSL by 33 QSPCLK
#01
10
Extend QSSL by 129 QSPCLK
#10
11
Extend QSSL infinitely
#11
SFMPFE
Prefetch function select
6
6
read-write
0
Disable function
#0
1
Enable function
#1
SFMPAE
Function select for stopping prefetch at locations other than on byte boundaries
7
7
read-write
0
Disable function
#0
1
Enable function
#1
SFMMD3
SPI mode select.
8
8
read-write
0
SPI mode 0
#0
1
SPI mode 3
#1
SFMOEX
Extension select for the I/O buffer output enable signal for the serial interface
9
9
read-write
0
Do not extend
#0
1
Extend by 1 QSPCLK
#1
SFMOHW
Hold time adjustment for serial transmission
10
10
read-write
0
Do not extend high-level width of QSPCLK during transmission
#0
1
Extend high-level width of QSPCLK by 1 PCLKA during transmission
#1
SFMOSW
Setup time adjustment for serial transmission
11
11
read-write
0
Do not extend low-level width of QSPCLK during transmission
#0
1
Extend low-level width of QSPCLK by 1 PCLKA during transmission
#1
SFMCCE
Read instruction code select
15
15
read-write
0
Uses automatically generated SPI instruction code
#0
1
Use instruction code in the SFMSIC register
#1
SFMSSC
Chip Selection Control Register
0x004
32
read-write
0x00000037
0xffffffff
SFMSW
Minimum High-level Width Select for QSSL Signal
0
3
read-write
0x0
1 QSPCLK
0x0
0x1
2 QSPCLK
0x1
0x2
3 QSPCLK
0x2
0x3
4 QSPCLK
0x3
0x4
5 QSPCLK
0x4
0x5
6 QSPCLK
0x5
0x6
7 QSPCLK
0x6
0x7
8 QSPCLK
0x7
0x8
9 QSPCLK
0x8
0x9
10 QSPCLK
0x9
0xA
11 QSPCLK
0xa
0xB
12 QSPCLK
0xb
0xC
13 QSPCLK
0xc
0xD
14 QSPCLK
0xd
0xE
15 QSPCLK
0xe
0xF
16 QSPCLK
0xf
SFMSHD
QSSL Signal Hold Time
4
4
read-write
0
QSSL outputs high after 0.5 QSPCLK cycles from the last rising edge of QSPCLK.
#0
1
QSSL outputs high after 1.5 QSPCLK cycles from the last rising edge of QSPCLK.
#1
SFMSLD
QSSL Signal Setup Time
5
5
read-write
0
QSSL outputs low before 0.5 QSPCLK cycles from the first rising edge of QSPCLK.
#0
1
QSSL outputs low before 1.5 QSPCLK cycles from the first rising edge of QSPCLK.
#1
SFMSKC
Clock Control Register
0x008
32
read-write
0x00000008
0xffffffff
SFMDV
Serial interface reference cycle select. (Pay attention to irregularities.)
0
4
read-write
0x00
2 PCLKA
0x00
0x01
3 PCLKA (divided by an odd number)
0x01
0x02
4 PCLKA
0x02
0x03
5 PCLKA (divided by an odd number)
0x03
0x04
6 PCLKA
0x04
0x05
7 PCLKA (divided by an odd number)
0x05
0x06
8 PCLKA
0x06
0x07
9 PCLKA (divided by an odd number)
0x07
0x08
10 PCLKA
0x08
0x09
11 PCLKA (divided by an odd number)
0x09
0x0A
12 PCLKA
0x0a
0x0B
13 PCLKA (divided by an odd number)
0x0b
0x0C
14 PCLKA
0x0c
0x0D
15 PCLKA (divided by an odd number)
0x0d
0x0E
16 PCLKA
0x0e
0x0F
17 PCLKA (divided by an odd number)
0x0f
0x10
18 PCLKA
0x10
0x11
20 PCLKA
0x11
0x12
22 PCLKA
0x12
0x13
24 PCLKA
0x13
0x14
26 PCLKA
0x14
0x15
28 PCLKA
0x15
0x16
30 PCLKA
0x16
0x17
32 PCLKA
0x17
0x18
34 PCLKA
0x18
0x19
36 PCLKA
0x19
0x1A
38 PCLKA
0x1a
0x1B
40 PCLKA
0x1b
0x1C
42 PCLKA
0x1c
0x1D
44 PCLKA
0x1d
0x1E
46 PCLKA
0x1e
0x1F
48 PCLKA
0x1f
SFMDTY
Duty ratio correction function select for the QSPCLK signal when devided by an odd number
5
5
read-write
0
Make no correction
#0
1
Make correction
#1
SFMSST
Status Register
0x00C
32
read-only
0x00000080
0xffffffff
PFCNT
Number of bytes of prefetched data
0
4
read-only
0x00
0 byte
0x00
0x01
1 byte
0x01
0x02
2 bytes
0x02
0x03
3 bytes
0x03
0x04
4 bytes
0x04
0x05
5 bytes
0x05
0x06
6 bytes
0x06
0x07
7 bytes
0x07
0x08
8 bytes
0x08
0x09
9 bytes
0x09
0x0A
10 bytes
0x0a
0x0B
11 bytes
0x0b
0x0C
12 bytes
0x0c
0x0D
13 bytes
0x0d
0x0E
14 bytes
0x0e
0x0F
15 bytes
0x0f
0x10
16 bytes
0x10
0x11
17 bytes
0x11
0x12
18 bytes
0x12
Others
Reserved
true
PFFUL
Prefetch buffer state
6
6
read-only
0
Prefetch buffer has free space
#0
1
Prefetch buffer is full
#1
PFOFF
Prefetch function operating state
7
7
read-only
0
Prefetch function operating
#0
1
Prefetch function not enabled or not operating
#1
SFMCOM
Communication Port Register
0x010
32
read-write
0x00000000
0xffffff00
SFMD
Port for direct communication with the SPI bus
0
7
read-write
SFMCMD
Communication Mode Control Register
0x014
32
read-write
0x00000000
0xffffffff
DCOM
Mode select for communication with the SPI bus
0
0
read-write
0
ROM access mode
#0
1
Direct communication mode
#1
SFMCST
Communication Status Register
0x018
32
read-write
0x00000000
0xffffffff
COMBSY
SPI bus cycle completion state in direct communication
0
0
read-only
0
No serial transfer being processed
#0
1
Serial transfer being processed
#1
EROMR
ROM access detection status in direct communication mode
7
7
read-write
0
ROM access not detected
#0
1
ROM access detected
#1
SFMSIC
Instruction Code Register
0x020
32
read-write
0x00000000
0xffffffff
SFMCIC
Serial flash instruction code to substitute
0
7
read-write
SFMSAC
Address Mode Control Register
0x024
32
read-write
0x00000002
0xffffffff
SFMAS
Number of address bytes select for the serial interface
0
1
read-write
00
1 byte
#00
01
2 bytes
#01
10
3 bytes
#10
11
4 bytes
#11
SFM4BC
Selection of instruction code automatically generated when the serial interface address width is 4 bytes
4
4
read-write
0
Do not use 4-byte address read instruction code
#0
1
Use 4-byte address read instruction code
#1
SFMSDC
Dummy Cycle Control Register
0x028
32
read-write
0x0000ff00
0xffffffff
SFMDN
Number of dummy cycles select for Fast Read instructions
0
3
read-write
0x0
Default dummy cycles for each instruction: - Fast Read Quad I/O: 6 QSPCLK - Fast Read Quad Output: 8 QSPCLK - Fast Read Dual I/O: 4 QSPCLK - Fast Read Dual Output: 8 QSPCLK - Fast Read: 8 QSPCLK
0x0
0x1
3 QSPCLK
0x1
0x2
4 QSPCLK
0x2
0x3
5 QSPCLK
0x3
0x4
6 QSPCLK
0x4
0x5
7 QSPCLK
0x5
0x6
8 QSPCLK
0x6
0x7
9 QSPCLK
0x7
0x8
10 QSPCLK
0x8
0x9
11 QSPCLK
0x9
0xA
12 QSPCLK
0xa
0xB
13 QSPCLK
0xb
0xC
14 QSPCLK
0xc
0xD
15 QSPCLK
0xd
0xE
16 QSPCLK
0xe
0xF
17 QSPCLK
0xf
SFMXST
XIP mode status
6
6
read-only
0
Normal (non-XIP) mode
#0
1
XIP mode
#1
SFMXEN
XIP mode permission
7
7
read-write
0
Prohibit XIP mode
#0
1
Permit XIP mode
#1
SFMXD
Mode data for serial flash (Controls XIP mode.)
8
15
read-write
SFMSPC
SPI Protocol Control Register
0x030
32
read-write
0x00000010
0xffffffff
SFMSPI
SPI protocol select
0
1
read-write
00
Single SPI Protocol, Extended SPI protocol
#00
01
Dual SPI protocol
#01
10
Quad SPI protocol
#10
11
Setting prohibited
#11
SFMSDE
QSPCLK extended selection bit when switching I/O of QIOn pin
4
4
read-write
0
No QSPCLK extension
#0
1
QSPCLK expansion when switching I/O direction of QIOn pin
#1
SFMPMD
Port Control Register
0x034
32
read-write
0x00000000
0xffffffff
SFMWPL
WP pin level specification
2
2
read-write
0
Low level
#0
1
High level
#1
SFMCNT1
External QSPI Address Register
0x804
32
read-write
0x00000000
0xffffffff
QSPI_EXT
Bank switching address
26
31
read-write