MB9AF15xN 1.8 MB9AF15xN 8 32 32 read-write 0x00000000 0x00000000 FLASH_IF Flash Memory FLASH_IF 0x40000000 0x4 0x8 registers 0x20 0xC registers 0x100 0x4 registers FRWTR Flash Read Wait Register 0x04 32 read-write 0x00000000 0x00000003 RWT Read Wait Cycle 0 1 read-write FSTR Flash Status Register 0x08 32 read-only 0x00000000 0x0000003F PGMS Flash Program Status 5 5 read-only SERS Flash Sector Erase Status 4 4 read-only ESPS Flash Erase Suspend Status 3 3 read-only CERS Flash Chip Erase Status 2 2 read-only HNG Flash Hang flag 1 1 read-only RDY Flash Rdy 0 0 read-only FICR Flash Interrupt Control Register 0x20 32 read-write 0x00000000 0x00000003 HANGIE HANG Interrupt Enable 1 1 read-write RDYIE RDY Interrupt Enable 0 0 read-write FISR Flash Interrupt Status Register 0x24 32 read-write 0x00000000 0x00000003 HANGIF HANG Interrupt Flag 1 1 read-write RDYIF RDY Interrupt Flag 0 0 read-write FICLR Flash Interrupt Clear Register 0x28 32 write-only 0x00000000 0x00000003 HANGC HANG Interrupt Clear 1 1 read-write RDYC RDY Interrupt Clear 0 0 read-write CRTRMM CR Trimming Data Mirror Register 0x100 32 read-only 0x00000000 0x00000000 TRMM CR Trimming Data Mirror 0 9 read-only CRG Clock Unit Registers CRG 0x40010000 0x0 0x1 registers 0x4 0x1 registers 0x8 0x6 registers 0x10 0x1 registers 0x14 0x1 registers 0x18 0x1 registers 0x1C 0x1 registers 0x20 0x1 registers 0x28 0x1 registers 0x30 0x1 registers 0x34 0x1 registers 0x38 0x1 registers 0x3C 0x1 registers 0x40 0x2 registers 0x44 0x1 registers 0x48 0x2 registers 0x4C 0x2 registers 0x50 0x2 registers 0x54 0x1 registers 0x60 0x1 registers 0x64 0x1 registers 0x68 0x1 registers CSV 0 OSC_PLL_WC_RTC 24 SCM_CTL System Clock Mode Control Register 0x0 8 read-write 0x00 0xFA RCS Master clock switch control bits 5 7 read-write PLLE PLL oscillation enable bit 4 4 read-write SOSCE Sub clock oscillation enable bit 3 3 read-write MOSCE Main clock oscillation enable bit 1 1 read-write SCM_STR System Clock Mode Status Register 0x4 8 read-only 0x00 0xFA RCM Master clock selection bits 5 7 read-only PLRDY PLL oscillation stable bit 4 4 read-only SORDY Sub clock oscillation stable bit 3 3 read-only MORDY Main clock oscillation stable bit 1 1 read-only BSC_PSR Base Clock Prescaler Register 0x10 8 read-write 0x00 0x07 BSR Base clock frequency division ratio setting bit 0 2 read-write APBC0_PSR APB0 Prescaler Register 0x14 8 read-write 0x00 0x03 APBC0 APB0 bus clock frequency division ratio setting bit 0 1 read-write APBC1_PSR APB1 Prescaler Register 0x18 8 read-write 0x80 0x93 APBC1EN APB1 clock enable bit 7 7 read-write APBC1RST APB1 bus reset control bit 4 4 read-write APBC1 APB1 bus clock frequency division ratio setting bit 0 1 read-write APBC2_PSR APB2 Prescaler Register 0x1C 8 read-write 0x80 0x93 APBC2EN APB2 clock enable bit 7 7 read-write APBC2RST APB2 bus reset control bit 4 4 read-write APBC2 APB2 bus clock frequency division ratio setting bit 0 1 read-write SWC_PSR Software Watchdog Clock Prescaler Register 0x20 8 read-write 0x00 0x03 TESTB TEST bit 7 7 read-write SWDS Software watchdog clock frequency division ratio setting bit 0 1 read-write TTC_PSR Trace Clock Prescaler Register 0x28 8 read-write 0x00 0x03 TTC Trace clock frequency division ratio setting bit 0 1 read-write CSW_TMR Clock Stabilization Wait Time Register 0x30 8 read-write 0x00 0x7F SOWT Sub clock stabilization wait time setup bit 4 6 read-write MOWT Main clock stabilization wait time setup bit 0 3 read-write PSW_TMR PLL Clock Stabilization Wait Time Setup Register 0x34 8 read-write 0x00 0x17 PINC PLL input clock select bit 4 4 read-write POWT PLL clock stabilization wait time setup bit 0 2 read-write PLL_CTL1 PLL Control Register 1 0x38 8 read-write 0x00 0xFF PLLK PLL input clock frequency division ratio setting bit 4 7 read-write PLLM PLL VCO clock frequency division ratio setting bit 0 3 read-write PLL_CTL2 PLL Control Register 2 0x3C 8 read-write 0x00 0x3F PLLN PLL feedback frequency division ratio setting bit 0 5 read-write DBWDT_CTL Debug Break Watchdog Timer Control Register 0x54 8 read-write 0x00 0xA0 DPHWBE HW-WDG debug mode break bit 7 7 read-write DPSWBE SW-WDG debug mode break bit 5 5 read-write INT_ENR Interrupt Enable Register 0x60 8 read-write 0x00 0x27 FCSE Anomalous frequency detection interrupt enable bit 5 5 read-write PCSE PLL oscillation stabilization completion interrupt enable bit 2 2 read-write SCSE Sub oscillation stabilization completion interrupt enable bit 1 1 read-write MCSE Main oscillation stabilization completion interrupt enable bit 0 0 read-write INT_STR Interrupt Status Register 0x64 8 read-only 0x00 0x27 FCSI Anomalous frequency detection interrupt status bit 5 5 read-only PCSI PLL oscillation stabilization completion interrupt status bit 2 2 read-only SCSI Sub oscillation stabilization completion interrupt status bit 1 1 read-only MCSI Main oscillation stabilization completion interrupt status bit 0 0 read-only INT_CLR Interrupt Clear Register 0x68 8 write-only 0x00 0x27 FCSC Anomalous frequency detection interrupt cause clear bit 5 5 write-only PCSC PLL oscillation stabilization completion interrupt cause clear bit 2 2 write-only SCSC Sub oscillation stabilization completion interrupt cause clear bit 1 1 write-only MCSC Main oscillation stabilization completion interrupt cause clear bit 0 0 write-only RST_STR Reset Cause Register 0xC 16 read-only 0x0001 0x01F3 SRST Software reset flag 8 8 read-only FCSR Flag for anomalous frequency detection reset 7 7 read-only CSVR Clock failure detection reset flag 6 6 read-only HWDT Hardware watchdog reset flag 5 5 read-only SWDT Software watchdog reset flag 4 4 read-only INITX INITX pin input reset flag 1 1 read-only PONR Power-on reset/low-voltage detection reset flag 0 0 read-only STB_CTL Standby Mode Control Register 0x8 32 read-write 0x00000000 0xFFFF0017 KEY Standby mode control write control bit 16 31 read-write SPL Standby pin level setting bit 4 4 read-write DSTM Deep standby mode select bit 2 2 read-write STM Standby mode selection bit 0 1 read-write CSV_CTL CSV control register 0x40 16 read-write 0x7003 0x7303 FCD FCS count cycle setting bits 12 14 read-write FCSRE FCS reset output enable bit 9 9 read-write FCSDE FCS function enable bit 8 8 read-write SCSVE Sub CSV function enable bit 1 1 read-write MCSVE Main CSV function enable bit 0 0 read-write CSV_STR CSV status register 0x44 8 read-only 0x00 0x03 SCMF Sub clock failure detection flag 1 1 read-only MCMF Main clock failure detection flag 0 0 read-only FCSWH_CTL Frequency detection window setting register 0x48 16 read-write 0xFFFF 0xFFFF FCSWL_CTL Frequency detection window setting register 0x4C 16 read-write 0x0000 0xFFFF FCSWD_CTL Frequency detection counter register 0x50 16 read-only 0x0000 0xFFFF CRTRIM CR Trimming Registers CRTRIM 0x4002E000 0x0 0x1 registers 0x4 0x2 registers 0xC 0x4 registers MCR_PSR High-speed CR oscillation Frequency Division Setup Register 0x0 8 read-write 0x01 0x03 CSR High-speed CR oscillation frequency division ratio setting bits 0 1 read-write MCR_FTRM High-speed CR oscillation Frequency Trimming Register 0x4 16 read-write 0x0180 0x03FF TRD Frequency trimming setup bits 0 9 read-write MCR_RLR High-Speed CR Oscillation Register Write-Protect Register 0xC 32 read-write 0x00000001 0xFFFFFFFF TRMLCK Register write-protect bits 0 31 read-write SWWDT Software Watchdog Timer SWWDT 0x40012000 0x0 0x4 registers 0x4 0x4 registers 0x8 0x1 registers 0xC 0x4 registers 0x10 0x1 registers 0xC00 0x4 registers SWDT 1 WDOGLOAD Software Watchdog Timer Load Register 0x0 32 read-write 0xFFFFFFFF 0xFFFFFFFF WDOGVALUE Software Watchdog Timer Value Register 0x4 32 read-only 0xFFFFFFFF 0xFFFFFFFF WDOGCONTROL Software Watchdog Timer Control Register 0x8 8 read-write 0x00 0x03 RESEN Reset enable bit of the software watchdog 1 1 read-write INTEN Interrupt and counter enable bit of the software watchdog 0 0 read-write WDOGINTCLR Software Watchdog Timer Clear Register 0xC 32 read-write 0xFFFFFFFF 0xFFFFFFFF WDOGRIS Software Watchdog Timer Interrupt Status Register 0x10 8 read-only 0x00 0x01 RIS Software watchdog interrupt status bit 0 0 read-only WDOGLOCK Software Watchdog Timer Lock Register 0xC00 32 read-write 0x00000000 0xFFFFFFFF HWWDT Hardware Watchdog Timer HWWDT 0x40011000 0x0 0x4 registers 0x4 0x4 registers 0x8 0x4 registers 0xC 0x1 registers 0x10 0x1 registers 0xC00 0x4 registers WDG_LDR Hardware Watchdog Timer Load Register 0x0 32 read-write 0x0000FFFF 0xFFFFFFFF WDG_VLR Hardware Watchdog Timer Value Register 0x4 32 read-only 0x00000000 0xFFFFFFFF WDG_CTL Hardware Watchdog Timer Control Register 0x8 8 read-write 0x03 0x03 RESEN Hardware watchdog reset enable bit 1 1 read-write INTEN Hardware watchdog interrupt and counter enable bit 0 0 read-write WDG_ICL Hardware Watchdog Timer Clear Register 0xC 8 read-write 0xFF 0x00 WDG_RIS Hardware Watchdog Timer Interrupt Status Register 0x10 8 read-only 0xFF 0x00 RIS Hardware watchdog interrupt status bit 0 0 read-only WDG_LCK Hardware Watchdog Timer Lock Register 0xC00 32 read-write 0x00000001 0xFFFFFFFF DTIM Dual Timer DTIM 0x40015000 0x0 0x1C registers 0x20 0x1C registers DTIM_QDU 6 TIMER1LOAD Load Register DualTimer1 0x0 32 read-write 0x00000000 0xFFFFFFFF TIMER1VALUE Value Register 0x4 32 read-only 0xFFFFFFFF 0xFFFFFFFF TIMER1CONTROL Control Register 0x8 32 read-write 0x00000020 0x000000EF TimerEn Enable bit 7 7 read-write TimerMode Mode bit 6 6 read-write IntEnable Interrupt enable bit 5 5 read-write TimerPre Prescale bits 2 3 read-write TimerSize Counter size bit 1 1 read-write OneShot One-shot mode bit 0 0 read-write TIMER1INTCLR Interrupt Clear Register 0xC 32 write-only 0x00000000 0x00000000 TIMER1RIS Interrupt Status Register 0x10 32 read-only 0x00000000 0x00000001 TIMER1RIS Interrupt Status Register bit 0 0 read-only TIMER1MIS Masked Interrupt Status Register 0x14 32 read-only 0x00000000 0x00000001 TIMER1MIS Masked Interrupt Status bit 0 0 read-only TIMER1BGLOAD Background Load Register 0x18 32 read-write 0x00000000 0xFFFFFFFF TIMER2LOAD Load Register 0x20 TIMER2VALUE Value Register 0x24 TIMER2CONTROL Control Register 0x28 TIMER2INTCLR Interrupt Clear Register 0x2C TIMER2RIS Interrupt Status Register 0x30 TIMER2MIS Masked Interrupt Status Register 0x34 TIMER2BGLOAD Background Load Register 0x38 MFT0 Multifunction Timer 0 MFT0 0x40020000 0x0 0x2 registers 0x4 0x2 registers 0x8 0x2 registers 0xC 0x2 registers 0x10 0x2 registers 0x14 0x2 registers 0x18 0x2 registers 0x1C 0x2 registers 0x20 0x2 registers 0x24 0x2 registers 0x28 0x2 registers 0x2C 0x2 registers 0x30 0x2 registers 0x34 0x2 registers 0x38 0x2 registers 0x3C 0x2 registers 0x40 0x2 registers 0x44 0x2 registers 0x48 0x2 registers 0x4C 0x2 registers 0x50 0x2 registers 0x54 0x2 registers 0x58 0x2 registers 0x5C 0x1 registers 0x60 0x2 registers 0x68 0x2 registers 0x6C 0x2 registers 0x70 0x2 registers 0x74 0x2 registers 0x78 0x2 registers 0x7C 0x2 registers 0x80 0x2 registers 0x84 0x2 registers 0x88 0x2 registers 0x8C 0x2 registers 0x90 0x2 registers 0x94 0x2 registers 0x98 0x2 registers 0x9C 0x2 registers 0xA0 0x2 registers 0xA4 0x2 registers 0xA8 0x2 registers 0xAC 0x2 registers 0xB0 0x2 registers 0xB4 0x2 registers 0xB8 0x1 registers 0xBC 0x2 registers 0xC0 0x2 registers WFG 3 FRTIM 28 INCAP 29 OUTCOMP 30 FRT_TCSA0 FRT-ch.0 Control Register A 0x30 16 read-write 0x0040 0xE3FF CLK FRT clock cycle 0 3 read-write SCLR FRT operation state initialization request 4 4 write-only MODE FRT's count mode 5 5 read-write STOP Puts FRT in stopping state 6 6 read-write BFE Enables TCCP's buffer function 7 7 read-write ICRE "Generates interrupt when ""1"" is set to TCSA.ICLR" 8 8 read-write ICLR interrupt flag 9 9 read-write IRQZE "Generates interrupt, when ""1"" is set to TCSA.IRQZF" 13 13 read-write IRQZF zero interrupt flag 14 14 read-write ECKE Uses an external input clock (FRCK) as FRT's count clock 15 15 read-write FRT_TCSA1 FRT-ch.1 Control Register A 0x40 FRT_TCSA2 FRT-ch.2 Control Register A 0x50 FRT_TCSB0 FRT-ch.0 Control Register B 0x34 16 read-write 0x0000 0x0007 AD2E Outputs AD conversion start signal to ADCunit2 upon Zero value detection by FRT 2 2 read-write AD1E Outputs AD conversion start signal to ADCunit1 upon Zero value detection by FRT 1 1 read-write AD0E Outputs AD conversion start signal to ADCunit0 upon Zero value detection by FRT 0 0 read-write FRT_TCSB1 FRT-ch.1 Control Register B 0x44 FRT_TCSB2 FRT-ch.2 Control Register B 0x54 FRT_TCCP0 FRT-ch.0 Cycle Setting Register 0x28 16 read-write 0xFFFF 0xFFFF FRT_TCCP1 FRT-ch.1 Cycle Setting Register 0x38 FRT_TCCP2 FRT-ch.2 Cycle Setting Register 0x48 FRT_TCDT0 FRT-ch.0 Count Value Register 0x2C 16 read-write 0x0000 0xFFFF FRT_TCDT1 FRT-ch.1 Count Value Register 0x3C FRT_TCDT2 FRT-ch.2 Count Value Register 0x4C OCU_OCFS10 "OCU ch.1,0 Connecting FRT Select Register" 0x58 8 read-write 0x00 0xFF FSO0 Connects FRT ch.x to OCU ch.0 0 3 read-write FSO1 Connects FRT ch.x to OCU ch.1 4 7 read-write OCU_OCFS32 "OCU ch.3,2 Connecting FRT Select Register" 0x59 OCU_OCFS54 "OCU ch.5,4 Connecting FRT Select Register" 0x5C OCU_OCSA10 "OCU ch.1,0 Control Register A" 0x18 8 read-write 0x0C 0xFF CST0 Enables the operation of OCU ch.(0) 0 0 read-write CST1 Enables the operation of OCU ch.(1) 1 1 read-write BDIS0 Disables the buffer function of the OCCP(0) register 2 2 read-write BDIS1 Disables the buffer function of the OCCP(1) register 3 3 read-write IOE0 "Generates interrupt, when ""1"" is set to OCSA.IOP0" 4 4 read-write IOE1 "Generates interrupt, when ""1"" is set to OCSA.IOP1" 5 5 read-write IOP0 Indicates that a match has already been detected between FRT's count value and OCCP(0) value at OCU ch.(0). 6 6 read-write IOP1 Indicates that a match has already been detected between FRT's count value and OCCP(1) value at OCU ch.(1). 7 7 read-write OCU_OCSA32 "OCU ch.3,2 Control Register A" 0x1C OCU_OCSA54 "OCU ch.5,4 Control Register A" 0x20 OCU_OCSB10 "OCU ch.1,0 Control Register B" 0x19 8 read-write 0x60 0x73 OTD0 Indicates that the RT(0) output pin is in the High-level output state. 0 0 read-write OTD1 Indicates that the RT(1) output pin is in the High-level output state. 1 1 read-write CMOD selects OCU's operation mode in combination with OCSC.MOD0 to MOD5 4 4 read-write BTS0 Performs buffer transfer of the OCCP(0) register upon Peak value detection by FRT 5 5 read-write BTS1 Performs buffer transfer of the OCCP(1) register upon Peak value detection by FRT 6 6 read-write OCU_OCSB32 "OCU ch.3,2 Control Register B" 0x1D OCU_OCSB54 "OCU ch.5,4 Control Register B" 0x21 OCU_OCSC OCU Control Register C 0x24 16 read-write 0x0000 0x3F00 MOD0 OCSC.MOD0 and OCSC.MOD1 determine the operation mode of OCU ch.0/ch.1 in combination with OCSB10.CMOD 8 8 read-write MOD1 OCSC.MOD0 and OCSC.MOD1 determine the operation mode of OCU ch.0/ch.1 in combination with OCSB10.CMOD 9 9 read-write MOD2 OCSC.MOD2 and OCSC.MOD3 determine the operation mode of OCU ch.2/ch.3 in combination with OCSB32.CMOD 10 10 read-write MOD3 OCSC.MOD2 and OCSC.MOD3 determine the operation mode of OCU ch.2/ch.3 in combination with OCSB32.CMOD 11 11 read-write MOD4 OCSC.MOD4 and OCSC.MOD5 determine the operation mode of OCU ch.4/ch.5 in combination with OCSB54.CMOD 12 12 read-write MOD5 OCSC.MOD4 and OCSC.MOD5 determine the operation mode of OCU ch.4/ch.5 in combination with OCSB54.CMOD 13 13 read-write OCU_OCCP0 OCU ch.0 Compare Value Store Register 0x0 16 read-write 0x0000 0xFFFF OCU_OCCP1 OCU ch.1 Compare Value Store Register 0x4 OCU_OCCP2 OCU ch.2 Compare Value Store Register 0x8 OCU_OCCP3 OCU ch.3 Compare Value Store Register 0xC OCU_OCCP4 OCU ch.4 Compare Value Store Register 0x10 OCU_OCCP5 OCU ch.5 Compare Value Store Register 0x14 WFG_WFSA10 WFG ch.10 Control Register A 0x8C 16 read-write 0x0000 0x1FFF DCK clock cycle of the WFG timer 0 2 read-write TMD WFG's operation mode 3 5 read-write GTEN the CH_GATE signal for each channel of WFG 6 7 read-write PSEL the PPG timer unit to be used at each channel of WFG 8 9 read-write PGEN specifies how to reflect the CH_PPG signal that is input to each channel of WFG on WFG output 10 11 read-write DMOD specifies which polarity will be used to output the non-overlap signal 12 12 read-write WFG_WFSA32 WFG ch.32 Control Register A 0x90 WFG_WFSA54 WFG ch.54 Control Register A 0x94 WFG_WFTM10 WFG ch.10 Timer Value Register 0x80 16 read-write 0x0000 0xFFFF WFG_WFTM32 WFG ch.32 Timer Value Register 0x84 WFG_WFTM54 WFG ch.54 Timer Value Register 0x88 WFG_NZCL NZCL Control Register 0x9C 16 read-write 0x0000 0x001F DTIE DTIF interrupt enable 0 0 read-write NWS noise-canceling width of the noise-canceller for the DTTIX pin 1 3 read-write SDTI Forcibly generates DTIF interrupt 4 4 write-only WFG_WFIR WFG Interrupt Control Register 0x98 16 read-write 0x0000 0xFFF3 DTIF Indicates that DTIF interrupt has been generated. 0 0 read-only DTIC Clears WFIR.DTIF and deasserts the DTIF interrupt signal. 1 1 write-only TMIF10 Indicates that WFG10 timer interrupt has been generated. 4 4 read-only TMIC10 Clears WFIR.TMIF10 and deasserts the WFG10 timer interrupt signal. 5 5 write-only TMIE10 Starts the WFG10 timer 6 6 read-write TMIS10 Stops the WFG10 timer 7 7 write-only TMIF32 Indicates that WFG32 timer interrupt has been generated. 8 8 read-only TMIC32 Clears WFIR.TMIF32 and deasserts the WFG32 timer interrupt signal. 9 9 write-only TMIE32 Starts the WFG32 timer 10 10 read-write TMIS32 Stops the WFG32 timer 11 11 write-only TMIF54 Indicates that WFG54 timer interrupt has been generated. 12 12 read-only TMIC54 Clears WFIR.TMIF54 and deasserts the WFG54 timer interrupt signal. 13 13 write-only TMIE54 Starts the WFG54 timer 14 14 read-write TMIS54 Stops the WFG54 timer 15 15 write-only ICU_ICFS10 "ICU ch.1,0 Connecting FRT Select Register" 0x60 8 read-write 0x00 0xFF FSI0 Connects FRT ch.x to ICU ch.(0) 0 3 read-write FSI1 Connects FRT ch.x to ICU ch.(1) 4 7 read-write ICU_ICFS32 "ICU ch.3,2 Connecting FRT Select Register" 0x61 ICU_ICSA10 "ICU ch.1,0 Control Register A" 0x78 8 read-write 0x00 0xFF EG0 enables/disables the operation of ICU-ch.(0) and selects a valid edge(s) 0 1 read-write EG1 enables/disables the operation of ICU-ch.(1) and selects a valid edge(s) 2 3 read-write ICE0 "Generates interrupt, when ""1"" is set to ICSA.ICP0." 4 4 read-write ICE1 "Generates interrupt, when ""1"" is set to ICSA.ICP1." 5 5 read-write ICP0 Indicates that a valid edge has been detected at ICU ch.(0) and the capture operation has been performed 6 6 read-write ICP1 Indicates that a valid edge has been detected at ICU ch.(1) and the capture operation has been performed 7 7 read-write ICU_ICSA32 "ICU ch.3,2 Control Register A" 0x7C ICU_ICSB10 "ICU ch.1,0 Control Register B" 0x79 8 read-only 0x00 0x03 IEI0 indicates the latest valid edge of ICU-ch.(0) 0 0 read-only IEI1 indicates the latest valid edge of ICU-ch.(1) 1 1 read-only ICU_ICSB32 "ICU ch.3,2 Control Register B" 0x7D ICU_ICCP0 ICU ch.0 Capture value store register 0x68 16 read-only 0x0000 0x0000 ICU_ICCP1 ICU ch.1 Capture value store register 0x6C ICU_ICCP2 ICU ch.2 Capture value store register 0x70 ICU_ICCP3 ICU ch.3 Capture value store register 0x74 ADCMP_ACSA ADCMP Control Register A 0xBC 16 read-write 0x0000 0x3F3F CE0 enable or disable the operation of ADCMP-ch.0 and select the FRT to be connected 0 1 read-write CE1 enable or disable the operation of ADCMP-ch.1 and select the FRT to be connected 2 3 read-write CE2 enable or disable the operation of ADCMP-ch.2 and select the FRT to be connected 4 5 read-write SEL0 which count state FRT should be in to instruct AD conversion to be started at ADCMP-ch.0 8 9 read-write SEL1 which count state FRT should be in to instruct AD conversion to be started at ADCMP-ch.1 10 11 read-write SEL2 which count state FRT should be in to instruct AD conversion to be started at ADCMP-ch.2 12 13 read-write ADCMP_ACSB ADCMP Control Register B 0xB8 8 read-write 0x07 0x77 BDIS0 Disables the buffer function of the ACCP0 and ACCPDN0 registers 0 0 read-write BDIS1 Disables the buffer function of the ACCP1 and ACCPDN1 registers 1 1 read-write BDIS2 Disables the buffer function of the ACCP2 and ACCPDN2 registers 2 2 read-write BTS0 Performs buffer transfer of the ACCP0 and ACCPDN0 registers upon Peak value detection by FRT 4 4 read-write BTS1 Performs buffer transfer of the ACCP1 and ACCPDN1 registers upon Peak value detection by FRT 5 5 read-write BTS2 Performs buffer transfer of the ACCP2 and ACCPDN2 registers upon Peak value detection by FRT 6 6 read-write ADCMP_ACCP0 ADCMP ch.0 Compare Value Store Register 0xA0 16 read-write 0x0000 0xFFFF ADCMP_ACCP1 ADCMP ch.1 Compare Value Store Register 0xA8 ADCMP_ACCP2 ADCMP ch.2 Compare Value Store Register 0xB0 ADCMP_ACCPDN0 ADCMP ch.0 Compare Value Store Register 0xA4 16 read-write 0x0000 0xFFFF ADCMP_ACCPDN1 ADCMP ch.1 Compare Value Store Register 0xAC ADCMP_ACCPDN2 ADCMP ch.2 Compare Value Store Register 0xB4 ADCMP_ATSA ADC Start Trigger Select Register 0xC0 16 read-write 0x0000 0x3F3F AD0S selects the start signal to be used to start the scan conversion of ADC unit0 0 1 read-write AD1S selects the start signal to be used to start the scan conversion of ADC unit1 2 3 read-write AD2S selects the start signal to be used to start the scan conversion of ADC unit2 4 5 read-write AD0P selects the start signal to be used to start priority conversion of ADC unit0 8 9 read-write AD1P selects the start signal to be used to start priority conversion of ADC unit1 10 11 read-write AD2P selects the start signal to be used to start priority conversion of ADC unit2 12 13 read-write BTIOSEL03 Base Timer I/O Select BTIOSEL03 0x40025100 0x0 0x2 registers BTSEL0123 I/O Select Register 0x00 16 read-write 0x0000 0xFF00 SEL23_ I/O select bits for Ch.2/Ch.3 12 15 read-write SEL01_ I/O select bits for Ch.0/Ch.1 8 11 read-write BTIOSEL47 Base Timer I/O Select BTIOSEL47 0x40025300 0x0 0x2 registers 0x0 0x2 registers BTSEL4567 I/O Select Register 0x00 16 read-write 0x0000 0xFF00 SEL67_ I/O select bits for Ch.6/Ch.7 12 15 read-write SEL45_ I/O select bits for Ch.4/Ch.5 8 11 read-write BTIOSEL8B Base Timer I/O Select BTIOSEL8B 0x40025500 0x0 0x2 registers BTSEL89AB I/O Select Register 0x0 16 read-write 0x0 0xFF00 SELAB_ I/O select bits for Ch.A/Ch.B 12 15 read-write SEL89_ I/O select bits for Ch.8/Ch.9 8 11 read-write BTIOSELCF Base Timer I/O Select BTIOSELCF 0x40025700 0x0 0x2 registers BTSELCDEF I/O Select Register 0x0 16 read-write 0x0 0xFF00 SELEF_ I/O select bits for Ch.E/Ch.F 12 15 read-write SELCD_ I/O select bits for Ch.C/Ch.D 8 11 read-write SBSSR Software-based Simultaneous Startup Register SBSSR 0x40025F00 0x0FC 0x2 registers BTSSSR Software-based Simultaneous Startup Register 0xFC 16 write-only 0x0000 0x0000 SSSR15 Bit15 of BTSSSR 15 15 write-only SSSR14 Bit14 of BTSSSR 14 14 write-only SSSR13 Bit13 of BTSSSR 13 13 write-only SSSR12 Bit12 of BTSSSR 12 12 write-only SSSR11 Bit11 of BTSSSR 11 11 write-only SSSR10 Bit10 of BTSSSR 10 10 write-only SSSR9 Bit9 of BTSSSR 9 9 write-only SSSR8 Bit8 of BTSSSR 8 8 write-only SSSR7 Bit7 of BTSSSR 7 7 write-only SSSR6 Bit6 of BTSSSR 6 6 write-only SSSR5 Bit5 of BTSSSR 5 5 write-only SSSR4 Bit4 of BTSSSR 4 4 write-only SSSR3 Bit3 of BTSSSR 3 3 write-only SSSR2 Bit2 of BTSSSR 2 2 write-only SSSR1 Bit1 of BTSSSR 1 1 write-only SSSR0 Bit0 of BTSSSR 0 0 write-only BT0 Base Timer 0 BT0 0x40025000 0x0 0x2 registers 0x4 0x2 registers 0x8 0x2 registers 0xC 0x2 registers 0x10 0x2 registers BTIM0_7 31 PWM_TMCR Timer Control Register PWM 0x0C 16 read-write 0x0000 0x7F7F CKS2_0 Count clock selection bit 12 14 read-write RTGEN Restart enable bit 11 11 read-write PMSK Pulse output mask bit 10 10 read-write EGS Trigger input edge selection bits 8 9 read-write FMD Timer function selection bits 4 6 read-write OSEL Output polarity specification bit 3 3 read-write MDSE Mode selection bit 2 2 read-write CTEN Count operation enable bit 1 1 read-write STRG Software trigger bit 0 0 read-write PWM_TMCR2 Timer Control Register 2 PWM 0x11 8 read-write 0x00 0x01 CKS3 Count clock selection bit 0 0 read-write PWM_STC Status Control Register PWM 0x10 8 read-write 0x00 0x77 TGIE Trigger interrupt request enable bit 6 6 read-write DTIE Duty match interrupt request enable bit 5 5 read-write UDIE Underflow interrupt request enable bit 4 4 read-write TGIR Trigger interrupt request bit 2 2 read-write DTIR Duty match interrupt request bit 1 1 read-write UDIR Underflow interrupt request bit 0 0 read-write PWM_PCSR PWM Cycle Set Register PWM 0x00 16 read-write 0x0000 0x0000 PWM_PDUT PWM Duty Set Register PWM 0x04 16 read-write 0x0000 0x0000 PWM_TMR Timer Register PWM 0x08 16 read-only 0x0000 0xFFFF PPG_TMCR Timer Control Register PPG 0x0C 16 read-write 0x0000 0x7F7F CKS2_0 Count clock selection bit 12 14 read-write RTGEN Restart enable bit 11 11 read-write PMSK Pulse output mask bit 10 10 read-write EGS Trigger input edge selection bits 8 9 read-write FMD Timer function selection bits 4 6 read-write OSEL Output polarity specification bit 3 3 read-write MDSE Mode selection bit 2 2 read-write CTEN Count operation enable bit 1 1 read-write STRG Software trigger bit 0 0 read-write PPG_TMCR2 Timer Control Register 2 PPG 0x11 8 read-write 0x00 0x01 CKS3 Count clock selection bit 0 0 read-write PPG_STC Status Control Register PPG 0x10 8 read-write 0x00 0x55 TGIE Trigger interrupt request enable bit 6 6 read-write UDIE Underflow interrupt request enable bit 4 4 read-write TGIR Trigger interrupt request bit 2 2 read-write UDIR Underflow interrupt request bit 0 0 read-write PPG_PRLL LOW Width Reload Register PPG 0x00 16 read-write 0x0000 0x0000 PPG_PRLH HIGH Width Reload Register PPG 0x04 16 read-write 0x0000 0x0000 PPG_TMR Timer Register PPG 0x08 16 read-only 0x0000 0xFFFF RT_TMCR Timer Control Register RT 0x0C 16 read-write 0x0000 0x73FF CKS2_0 Count clock selection bit 12 14 read-write EGS Trigger input edge selection bits 8 9 read-write T32 32-bit timer selection bit 7 7 read-write FMD Timer function selection bits 4 6 read-write OSEL Output polarity specification bit 3 3 read-write MDSE Mode selection bit 2 2 read-write CTEN Timer enable bit 1 1 read-write STRG Software trigger bit 0 0 read-write RT_TMCR2 Timer Control Register 2 RT 0x11 8 read-write 0x00 0x01 CKS3 Count clock selection bit 0 0 read-write RT_STC Status Control Register RT 0x10 8 read-write 0x00 0x55 TGIE Trigger interrupt request enable bit 6 6 read-write UDIE Underflow interrupt request enable bit 4 4 read-write TGIR Trigger interrupt request bit 2 2 read-write UDIR Underflow interrupt request bit 0 0 read-write RT_PCSR PWM Cycle Set Register RT 0x00 16 read-write 0x0000 0x0000 RT_TMR Timer Register RT 0x08 16 read-only 0x0000 0x0000 PWC_TMCR Timer Control Register PWC 0x0C 16 read-write 0x0000 0x77F6 CKS2_0 Count clock selection bit 12 14 read-write EGS Measurement edge selection bits 8 10 read-write T32 32-bit timer selection bit 7 7 read-write FMD Timer function selection bits 4 6 read-write MDSE Mode selection bit 2 2 read-write CTEN Timer enable bit 1 1 read-write PWC_TMCR2 Timer Control Register 2 PWC 0x11 8 read-write 0x00 0x01 CKS3 Count clock selection bit 0 0 read-write PWC_STC Status Control Register PWC 0x10 8 read-write 0x00 0xD5 ERR Error flag bit 7 7 read-only EDIE Measurement completion interrupt request enable bit 6 6 read-write OVIE Overflow interrupt request enable bit 4 4 read-write EDIR Measurement completion interrupt request bit 2 2 read-only OVIR Overflow interrupt request bit 0 0 read-write PWC_DTBF Data Buffer Register PWC 0x04 16 read-only 0x0000 0xFFFF BT1 0x40025040 BT2 0x40025080 BT3 0x400250C0 BT4 0x40025200 BT5 0x40025240 BT6 0x40025280 BT7 0x400252C0 BT8 0x40025400 BT9 0x40025440 BT10 0x40025480 BT11 0x400254C0 BT12 0x40025600 BT13 0x40025640 BT14 0x40025680 BT15 0x400256C0 QPRC0 Quadrature Position/Revolution Counter 0 QPRC0 0x40026000 0x0 0x2 registers 0x4 0x2 registers 0x8 0x2 registers 0xC 0x2 registers 0x10 0x2 registers 0x14 0x2 registers 0x18 0x2 registers 0x1C 0x2 registers 0x3C 0x2 registers 0x3E 0x2 registers QPCR QPRC Position Count Register 0x00 16 read-write 0x0000 0xFFFF QRCR QPRC Revolution Count Register 0x04 16 read-write 0x0000 0xFFFF QPCCR QPRC Position Counter Compare Register 0x08 16 read-write 0x0000 0xFFFF QPRCR QPRC Position and Revolution Counter Compare Register 0x0C 16 read-write 0x0000 0xFFFF QCR QPRC Control Register 0x18 16 read-write 0x0000 0xFFFF CGE Detection edge selection bits 14 15 read-write BES BIN detection edge selection bits 12 13 read-write AES AIN detection edge selection bits 10 11 read-write PCRM Position counter reset mask bits 8 9 read-write SWAP Swap bit 7 7 read-write RSEL Register function selection bit 6 6 read-write CGSC Count clear or gate selection bit 5 5 read-write PSTP Position counter stop bit 4 4 read-write RCM Revolution counter mode bits 2 3 read-write PCM Position counter mode bits 0 1 read-write QECR QPRC Extension Control Register 0x1C 16 read-write 0x0000 0x0007 ORNGIE Outrange interrupt enable bit 2 2 read-write ORNGF Outrange interrupt request flag bit 1 1 read-write ORNGMD Outrange mode selection bit 0 0 read-write QICRL Low-Order Bytes of QPRC Interrupt Control Register 0x14 8 read-write 0x00 0xFF ZIIF Zero index interrupt request flag bit 7 7 read-write OFDF Overflow interrupt request flag bit 6 6 read-write UFDF Underflow interrupt request flag bit 5 5 read-write OUZIE "Overflow, underflow, or zero index interrupt enable bit" 4 4 read-write QPRCMF PC and RC match interrupt request flag bit 3 3 read-write QPRCMIE PC and RC match interrupt enable bit 2 2 read-write QPCMF PC match interrupt request flag bit 1 1 read-write QPCMIE PC match interrupt enable bit 0 0 read-write QICRH High-Order Bytes of QPRC Interrupt Control Register 0x15 8 read-write 0x00 0x3F QPCNRCMF PC match and RC match interrupt request flag bit 5 5 read-write QPCNRCMIE PC match and RC match interrupt enable bit 4 4 read-write DIROU Last position counter flow direction bit 3 3 read-only DIRPC Last position counter direction bit 2 2 read-only CDCF Count inversion interrupt request flag bit 1 1 read-write CDCIE Count inversion interrupt enable bit 0 0 read-write QMPR QPRC Maximum Position Register 0x10 16 read-write 0xFFFF 0xFFFF QRCRR Quad counter rotation count Register 0x3C 16 read-write 0x0000 0xFFFF QPCRR Quad counter position count Register 0x3E 16 read-write 0x0000 0xFFFF QPRC1 0x40026040 QPRC2 0x40026080 WC Watch Counter WC 0x4003A000 0x0 0x3 registers 0x10 0x2 registers 0x14 0x1 registers WCRD Watch Counter Read Register 0x0 8 read-only 0x00 0x3F CTR counter value 0 5 read-only WCRL Watch Counter Reload Register 0x01 8 read-write 0x00 0x3F RLC reload value 0 5 read-write WCCR Watch Counter Control Register 0x02 8 read-write 0x00 0xCF WCEN Watch counter operation enable bit 7 7 read-write WCOP Watch counter operating state flag 6 6 read-only CS Count clock select bits 2 3 read-write WCIE Interrupt request enable bit 1 1 read-write WCIF Interrupt request flag bit 0 0 read-write CLK_SEL Clock Selection Register 0x10 16 read-write 0x0000 0x0101 SEL_OUT Output clock selection bit 8 8 read-write SEL_IN Input clock selection bit 0 0 read-write CLK_EN Division Clock Enable Register 0x14 8 read-write 0x00 0x03 CLK_EN_R Division clock enable read bit 1 1 read-write CLK_EN Division clock enable bit 0 0 read-write MFT_PPG PPG Configuration MFT_PPG 0x40024000 0x0 0x2 registers 0x8 0x2 registers 0xC 0x1 registers 0x10 0x2 registers 0x14 0x1 registers 0x100 0x2 registers 0x104 0x2 registers 0x200 0x2 registers 0x204 0x2 registers 0x208 0x2 registers 0x20C 0x2 registers 0x210 0x2 registers 0x214 0x2 registers 0x218 0x1 registers 0x240 0x2 registers 0x244 0x2 registers 0x248 0x2 registers 0x24C 0x2 registers 0x250 0x2 registers 0x254 0x2 registers 0x258 0x1 registers 0x380 0x1 registers PPG 23 TTCR0 PPG Start Trigger Control Register 0 0x0 16 read-write 0xF000 0xFF00 TRG6O PPG6 trigger stop bit 15 15 read-write TRG4O PPG4 trigger stop bit 14 14 read-write TRG2O PPG2 trigger stop bit 13 13 read-write TRG0O PPG0 trigger stop bit 12 12 read-write CS0 8-bit UP counter clock select bits for comparison 10 11 read-write MONI0 8-bit UP counter operation state monitor bit for comparison 9 9 read-only STR0 8-bit UP counter operation enable bit for comparison 8 8 read-write COMP0 PPG Compare Register 0 0x08 16 read-write 0x0000 0xFF00 COMP2 PPG Compare Register 2 0x0C 8 read-write 0x00 0xFF COMP4 PPG Compare Register 4 0x10 COMP6 PPG Compare Register 6 0x14 TRG PPG Start Register 0 0x100 16 read-write 0x00 0xFF PEN07 PPG7 Start Trigger bit 7 7 read-write PEN06 PPG6 Start Trigger bit 6 6 read-write PEN05 PPG5 Start Trigger bit 5 5 read-write PEN04 PPG4 Start Trigger bit 4 4 read-write PEN03 PPG3 Start Trigger bit 3 3 read-write PEN02 PPG2 Start Trigger bit 2 2 read-write PEN01 PPG1 Start Trigger bit 1 1 read-write PEN00 PPG0 Start Trigger bit 0 0 read-write REVC Output Reverse Register 0 0x104 16 read-write 0x00 0xFF REV07 PPG7 Output Reverse Enable bit 7 7 read-write REV06 PPG6 Output Reverse Enable bit 6 6 read-write REV05 PPG5 Output Reverse Enable bit 5 5 read-write REV04 PPG4 Output Reverse Enable bit 4 4 read-write REV03 PPG3 Output Reverse Enable bit 3 3 read-write REV02 PPG2 Output Reverse Enable bit 2 2 read-write REV01 PPG1 Output Reverse Enable bit 1 1 read-write REV00 PPG0 Output Reverse Enable bit 0 0 read-write PPGC0 PPG Operation Mode Control Register 0 0x201 8 read-write 0x00 0xFF PIE PPG Interrupt Enable bit 7 7 read-write PUF PPG Counter Underflow bit 6 6 read-write INTM Interrupt Mode Select bit 5 5 read-write PCS PPG DOWN Counter Operation Clock Select bits 3 4 read-write MD PPG Operation Mode Set bits 1 2 read-write TTRG PPG start trigger select bit 0 0 read-write PPGC1 PPG Operation Mode Control Register 1 0x200 PPGC2 PPG Operation Mode Control Register 2 0x205 PPGC3 PPG Operation Mode Control Register 3 0x204 PPGC4 PPG Operation Mode Control Register 4 0x241 PPGC5 PPG Operation Mode Control Register 5 0x240 PPGC6 PPG Operation Mode Control Register 6 0x245 PPGC7 PPG Operation Mode Control Register 7 0x244 PRLH0 PPG0 Reload Registers High 0x209 8 read-write 0x00 0x00 PRLH Reload Registers High 0 7 read-write PRLL0 PPG0 Reload Registers Low 0x208 8 read-write 0x00 0x00 PRLL Reload Registers Low 0 7 read-write PRLH1 PPG1 Reload Registers High 0x20D PRLL1 PPG1 Reload Registers Low 0x20C PRLH2 PPG2 Reload Registers High 0x211 PRLL2 PPG2 Reload Registers Low 0x210 PRLH3 PPG3 Reload Registers High 0x215 PRLL3 PPG3 Reload Registers Low 0x214 PRLH4 PPG4 Reload Registers High 0x249 PRLL4 PPG4 Reload Registers Low 0x248 PRLH5 PPG5 Reload Registers High 0x24D PRLL5 PPG5 Reload Registers Low 0x24C PRLH6 PPG6 Reload Registers High 0x251 PRLL6 PPG6 Reload Registers Low 0x250 PRLH7 PPG7 Reload Registers High 0x255 PRLL7 PPG7 Reload Registers Low 0x254 GATEC0 PPG Gate Function Control Registers 0 0x218 8 read-write 0x00 0x33 STRG2 Select a trigger for PPG2 5 5 read-write EDGE2 Select Start Effective Level for PPG2 4 4 read-write STRG0 Select a trigger for PPG0 1 1 read-write EDGE0 Select Start Effective Level for PPG0 0 0 read-write GATEC4 PPG Gate Function Control Registers 4 0x258 8 read-write 0x00 0x33 STRG6 Select a trigger for PPG6 5 5 read-write EDGE6 Select Start Effective Level for PPG6 4 4 read-write STRG4 Select a trigger for PPG4 1 1 read-write EDGE4 Select Start Effective Level for PPG4 0 0 read-write IGBTC IGBT Mode Control Register 0x380 8 read-write 0x00 0xFF IGATIH Stop prohibition mode selection in output active bit 7 7 read-write IGNFW Noise filter width selection bit 4 6 read-write IGOSEL Output level selection bit 2 3 read-write IGTRGLV Trigger input level selection bit 1 1 read-write IGBTMD IGBT mode selection bit 0 0 read-write ADC0 ADC0 Registers ADC0 0x40027000 0x0 0x2 registers 0x8 0x2 registers 0xC 0x4 registers 0x10 0x2 registers 0x14 0x2 registers 0x18 0x2 registers 0x1C 0x4 registers 0x20 0x1 registers 0x24 0x1 registers 0x26 0x2 registers 0x28 0x2 registers 0x2C 0x2 registers 0x30 0x2 registers 0x34 0x1 registers 0x38 0x2 registers 0x3C 0x2 registers ADC0 25 ADCR A/D Control Register 0x1 8 read-write 0x00 0xEF SCIF Scan conversion interrupt request bit 7 7 read-write PCIF Priority conversion interrupt request bit 6 6 read-write CMPIF Conversion result comparison interrupt request bit 5 5 read-write SCIE Scan conversion interrupt enable bit 3 3 read-write PCIE Priority conversion interrupt enable bit 2 2 read-write CMPIE Conversion result comparison interrupt enable bit 1 1 read-write OVRIE FIFO overrun interrupt enable bit 0 0 read-write ADSR A/D Status Register 0x0 8 read-write 0x00 0xC7 ADSTP A/D conversion forced stop bit 7 7 read-write FDAS FIFO data placement selection bit 6 6 read-write PCNS Priority conversion pending flag 2 2 read-write PCS Priority conversion status flag 1 1 read-write SCS Scan conversion status flag 0 0 read-write SCCR Scan Conversion Control Register 0x9 8 read-write 0x80 0xF7 SEMP Scan conversion FIFO empty bit 7 7 read-only SFUL Scan conversion FIFO full bit 6 6 read-only SOVR Scan conversion overrun flag 5 5 read-write SFCLR Scan conversion FIFO clear bit 4 4 read-write RPT Scan conversion repeat bit 2 2 read-write SHEN Scan conversion timer start enable bit 1 1 read-write SSTR Scan conversion start bit 0 0 read-write SFNS Scan Conversion FIFO Stage Count Setup Register 0x8 8 read-write 0x00 0x0F SFS Scan conversion FIFO stage count setting bit 0 3 read-write SCFD Scan Conversion FIFO Data Register 0xC 32 read-only 0x00000000 0xFFF0131F SD Scan conversion result 20 31 read-only INVL A/D conversion result disable bit 12 12 read-only RS Scan conversion start factor 8 9 read-only SC Conversion input channel bits 0 4 read-only SCIS3 Scan Conversion Input Selection Register 3 0x11 8 read-write 0x00 0xFF AN31 Bit7 of SCIS3 7 7 read-write AN30 Bit6 of SCIS3 6 6 read-write AN29 Bit5 of SCIS3 5 5 read-write AN28 Bit4 of SCIS3 4 4 read-write AN27 Bit3 of SCIS3 3 3 read-write AN26 Bit2 of SCIS3 2 2 read-write AN25 Bit1 of SCIS3 1 1 read-write AN24 Bit0 of SCIS3 0 0 read-write SCIS2 Scan Conversion Input Selection Register 2 0x10 8 read-write 0x00 0xFF AN23 Bit7 of SCIS2 7 7 read-write AN22 Bit6 of SCIS2 6 6 read-write AN21 Bit5 of SCIS2 5 5 read-write AN20 Bit4 of SCIS2 4 4 read-write AN19 Bit3 of SCIS2 3 3 read-write AN18 Bit2 of SCIS2 2 2 read-write AN17 Bit1 of SCIS2 1 1 read-write AN16 Bit0 of SCIS2 0 0 read-write SCIS1 Scan Conversion Input Selection Register 1 0x15 8 read-write 0x00 0xFF AN15 Bit7 of SCIS1 7 7 read-write AN14 Bit6 of SCIS1 6 6 read-write AN13 Bit5 of SCIS1 5 5 read-write AN12 Bit4 of SCIS1 4 4 read-write AN11 Bit3 of SCIS1 3 3 read-write AN10 Bit2 of SCIS1 2 2 read-write AN9 Bit1 of SCIS1 1 1 read-write AN8 Bit0 of SCIS1 0 0 read-write SCIS0 Scan Conversion Input Selection Register 0 0x14 8 read-write 0x00 0xFF AN7 Bit7 of SCIS0 7 7 read-write AN6 Bit6 of SCIS0 6 6 read-write AN5 Bit5 of SCIS0 5 5 read-write AN4 Bit4 of SCIS0 4 4 read-write AN3 Bit3 of SCIS0 3 3 read-write AN2 Bit2 of SCIS0 2 2 read-write AN1 Bit1 of SCIS0 1 1 read-write AN0 Bit0 of SCIS0 0 0 read-write PFNS Priority Conversion FIFO Stage Count Setup Register 0x18 8 read-write 0x00 0x33 TEST Test bits 4 5 read-only PFS Priority conversion FIFO stage count setting bits 0 1 read-write PCCR Priority Conversion Control Register 0x19 8 read-write 0x80 0xFF PEMP Priority conversion FIFO empty bit 7 7 read-only PFUL Priority conversion FIFO full bit 6 6 read-only POVR Priority conversion overrun flag 5 5 read-write PFCLR Priority conversion FIFO clear bit 4 4 read-write ESCE External trigger analog input selection bit 3 3 read-write PEEN Priority conversion external start enable bit 2 2 read-write PHEN Priority conversion timer start enable bit 1 1 read-write PSTR Priority conversion start bit 0 0 read-write PCFD Priority Conversion FIFO Data Register 0x1C 32 read-only 0x00000000 0xFFF0171F PD Priority conversion result 20 31 read-only INVL A/D conversion result disable bit 12 12 read-only RS Scan conversion start factor 8 10 read-only PC Conversion input channel bits 0 4 read-only PCIS Priority Conversion Input Selection Register 0x20 8 read-write 0x00 0xFF P2A Priority level 2 analog input selection 3 7 read-write P1A Priority level 1 analog input selection 0 2 read-write CMPCR A/D Comparison Control Register 0x24 8 read-write 0x00 0xFF CMPEN Conversion result comparison function operation enable bit 7 7 read-write CMD1 Comparison mode 1 6 6 read-write CMD0 Comparison mode 0 5 5 read-write CCH Comparison target analog input channel 0 4 read-write CMPD A/D Comparison Value Setup Register 0x26 16 read-write 0x0000 0xFFC0 CMAD A/D conversion result value setting bits 6 15 read-write ADSS3 Sampling Time Selection Register 3 0x29 8 read-write 0x00 0xFF TS31 Bit7 of ADSS3 7 7 read-write TS30 Bit6 of ADSS3 6 6 read-write TS29 Bit5 of ADSS3 5 5 read-write TS28 Bit4 of ADSS3 4 4 read-write TS27 Bit3 of ADSS3 3 3 read-write TS26 Bit2 of ADSS3 2 2 read-write TS25 Bit1 of ADSS3 1 1 read-write TS24 Bit0 of ADSS3 0 0 read-write ADSS2 Sampling Time Selection Register 2 0x28 8 read-write 0x00 0xFF TS23 Bit7 of ADSS2 7 7 read-write TS22 Bit6 of ADSS2 6 6 read-write TS21 Bit5 of ADSS2 5 5 read-write TS20 Bit4 of ADSS2 4 4 read-write TS19 Bit3 of ADSS2 3 3 read-write TS18 Bit2 of ADSS2 2 2 read-write TS17 Bit1 of ADSS2 1 1 read-write TS16 Bit0 of ADSS2 0 0 read-write ADSS1 Sampling Time Selection Register 1 0x2D 8 read-write 0x00 0xFF TS15 Bit7 of ADSS1 7 7 read-write TS14 Bit6 of ADSS1 6 6 read-write TS13 Bit5 of ADSS1 5 5 read-write TS12 Bit4 of ADSS1 4 4 read-write TS11 Bit3 of ADSS1 3 3 read-write TS10 Bit2 of ADSS1 2 2 read-write TS9 Bit1 of ADSS1 1 1 read-write TS8 Bit0 of ADSS1 0 0 read-write ADSS0 Sampling Time Selection Register 0 0x2C 8 read-write 0x00 0xFF TS7 Bit7 of ADSS0 7 7 read-write TS6 Bit6 of ADSS0 6 6 read-write TS5 Bit5 of ADSS0 5 5 read-write TS4 Bit4 of ADSS0 4 4 read-write TS3 Bit3 of ADSS0 3 3 read-write TS2 Bit2 of ADSS0 2 2 read-write TS1 Bit1 of ADSS0 1 1 read-write TS0 Bit0 of ADSS0 0 0 read-write ADST1 Sampling Time Setup Register 1 0x30 8 read-write 0x10 0xFF STX1 Sampling time N times setting bits 5 7 read-write ST1 Sampling time setting bits 0 4 read-write ADST0 Sampling Time Setup Register 0 0x31 8 read-write 0x10 0xFF STX0 Sampling time N times setting bits 5 7 read-write ST0 Sampling time setting bits 0 4 read-write ADCT Comparison Time Setup Register 0x34 8 read-write 0x07 0x07 CT Compare clock frequency division ratio setting bits 0 7 read-write PRTSL Priority Conversion Timer Trigger Selection Register 0x38 8 read-write 0x00 0x0F PRTSL Priority conversion timer trigger selection bit 0 3 read-write SCTSL Scan Conversion Timer Trigger Selection Register 0x39 8 read-write 0x00 0x0F SCTSL Scan conversion timer trigger selection bit 0 3 read-write ADCEN A/D Operation Enable Setup Register 0x3C 16 read-write 0xFF00 0xFF03 ENBLTIME Basic cycle selection bit 8 15 read-write READY A/D operation enable state bit 1 1 read-only ENBL A/D operation enable bit 0 0 read-write ADC1 0x40027100 ADC1 26 EXTI External Interrupt and NMI Control EXTI 0x40030000 0x0 0x4 registers 0x4 0x4 registers 0x8 0x4 registers 0xC 0x4 registers 0x10 0x4 registers 0x14 0x1 registers 0x18 0x1 registers EXTINT0_7 4 EXTINT8_23 5 ENIR Enable Interrupt Request Register 0x0 32 read-write 0x00000000 0x00FFFFFF EN23 Bit23 of ENIR 23 23 read-write EN22 Bit22 of ENIR 22 22 read-write EN21 Bit21 of ENIR 21 21 read-write EN20 Bit20 of ENIR 20 20 read-write EN19 Bit19 of ENIR 19 19 read-write EN18 Bit18 of ENIR 18 18 read-write EN17 Bit17 of ENIR 17 17 read-write EN16 Bit16 of ENIR 16 16 read-write EN15 Bit15 of ENIR 15 15 read-write EN14 Bit14 of ENIR 14 14 read-write EN13 Bit13 of ENIR 13 13 read-write EN12 Bit12 of ENIR 12 12 read-write EN11 Bit11 of ENIR 11 11 read-write EN10 Bit10 of ENIR 10 10 read-write EN9 Bit9 of ENIR 9 9 read-write EN8 Bit8 of ENIR 8 8 read-write EN7 Bit7 of ENIR 7 7 read-write EN6 Bit6 of ENIR 6 6 read-write EN5 Bit5 of ENIR 5 5 read-write EN4 Bit4 of ENIR 4 4 read-write EN3 Bit3 of ENIR 3 3 read-write EN2 Bit2 of ENIR 2 2 read-write EN1 Bit1 of ENIR 1 1 read-write EN0 Bit0 of ENIR 0 0 read-write EIRR External Interrupt Request Register 0x4 32 read-only 0x00000000 0x00000000 ER23 Bit23 of EIRR 23 23 read-write ER22 Bit22 of EIRR 22 22 read-write ER21 Bit21 of EIRR 21 21 read-write ER20 Bit20 of EIRR 20 20 read-write ER19 Bit19 of EIRR 19 19 read-write ER18 Bit18 of EIRR 18 18 read-write ER17 Bit17 of EIRR 17 17 read-write ER16 Bit16 of EIRR 16 16 read-write ER15 Bit15 of EIRR 15 15 read-only ER14 Bit14 of EIRR 14 14 read-only ER13 Bit13 of EIRR 13 13 read-only ER12 Bit12 of EIRR 12 12 read-only ER11 Bit11 of EIRR 11 11 read-only ER10 Bit10 of EIRR 10 10 read-only ER9 Bit9 of EIRR 9 9 read-only ER8 Bit8 of EIRR 8 8 read-only ER7 Bit7 of EIRR 7 7 read-only ER6 Bit6 of EIRR 6 6 read-only ER5 Bit5 of EIRR 5 5 read-only ER4 Bit4 of EIRR 4 4 read-only ER3 Bit3 of EIRR 3 3 read-only ER2 Bit2 of EIRR 2 2 read-only ER1 Bit1 of EIRR 1 1 read-only ER0 Bit0 of EIRR 0 0 read-only EICL External Interrupt Clear Register 0x8 32 read-write 0x00FFFFFF 0x00FFFFFF ECL23 Bit23 of EICL 23 23 read-write ECL22 Bit22 of EICL 22 22 read-write ECL21 Bit21 of EICL 21 21 read-write ECL20 Bit20 of EICL 20 20 read-write ECL19 Bit19 of EICL 19 19 read-write ECL18 Bit18 of EICL 18 18 read-write ECL17 Bit17 of EICL 17 17 read-write ECL16 Bit16 of EICL 16 16 read-write ECL15 Bit15 of EICL 15 15 read-write ECL14 Bit14 of EICL 14 14 read-write ECL13 Bit13 of EICL 13 13 read-write ECL12 Bit12 of EICL 12 12 read-write ECL11 Bit11 of EICL 11 11 read-write ECL10 Bit10 of EICL 10 10 read-write ECL9 Bit9 of EICL 9 9 read-write ECL8 Bit8 of EICL 8 8 read-write ECL7 Bit7 of EICL 7 7 read-write ECL6 Bit6 of EICL 6 6 read-write ECL5 Bit5 of EICL 5 5 read-write ECL4 Bit4 of EICL 4 4 read-write ECL3 Bit3 of EICL 3 3 read-write ECL2 Bit2 of EICL 2 2 read-write ECL1 Bit1 of EICL 1 1 read-write ECL0 Bit0 of EICL 0 0 read-write ELVR External Interrupt Level Register 0xC 32 read-write 0x00000000 0xFFFFFFFF LB15 Bit31 of ELVR 31 31 read-write LA15 Bit30 of ELVR 30 30 read-write LB14 Bit29 of ELVR 29 29 read-write LA14 Bit28 of ELVR 28 28 read-write LB13 Bit27 of ELVR 27 27 read-write LA13 Bit26 of ELVR 26 26 read-write LB12 Bit25 of ELVR 25 25 read-write LA12 Bit24 of ELVR 24 24 read-write LB11 Bit23 of ELVR 23 23 read-write LA11 Bit22 of ELVR 22 22 read-write LB10 Bit21 of ELVR 21 21 read-write LA10 Bit20 of ELVR 20 20 read-write LB9 Bit19 of ELVR 19 19 read-write LA9 Bit18 of ELVR 18 18 read-write LB8 Bit17 of ELVR 17 17 read-write LA8 Bit16 of ELVR 16 16 read-write LB7 Bit15 of ELVR 15 15 read-write LA7 Bit14 of ELVR 14 14 read-write LB6 Bit13 of ELVR 13 13 read-write LA6 Bit12 of ELVR 12 12 read-write LB5 Bit11 of ELVR 11 11 read-write LA5 Bit10 of ELVR 10 10 read-write LB4 Bit9 of ELVR 9 9 read-write LA4 Bit8 of ELVR 8 8 read-write LB3 Bit7 of ELVR 7 7 read-write LA3 Bit6 of ELVR 6 6 read-write LB2 Bit5 of ELVR 5 5 read-write LA2 Bit4 of ELVR 4 4 read-write LB1 Bit3 of ELVR 3 3 read-write LA1 Bit2 of ELVR 2 2 read-write LB0 Bit1 of ELVR 1 1 read-write LA0 Bit0 of ELVR 0 0 read-write ELVR1 External Interrupt Level Register 1 0x10 32 read-write 0x00000000 0x0000FFFF LB23 Bit15 of ELVR1 15 15 read-write LA23 Bit14 of ELVR1 14 14 read-write LB22 Bit13 of ELVR1 13 13 read-write LA22 Bit12 of ELVR1 12 12 read-write LB21 Bit11 of ELVR1 11 11 read-write LA21 Bit10 of ELVR1 10 10 read-write LB20 Bit9 of ELVR1 9 9 read-write LA20 Bit8 of ELVR1 8 8 read-write LB19 Bit7 of ELVR1 7 7 read-write LA19 Bit6 of ELVR1 6 6 read-write LB18 Bit5 of ELVR1 5 5 read-write LA18 Bit4 of ELVR1 4 4 read-write LB17 Bit3 of ELVR1 3 3 read-write LA17 Bit2 of ELVR1 2 2 read-write LB16 Bit1 of ELVR1 1 1 read-write LA16 Bit0 of ELVR1 0 0 read-write NMIRR Non Maskable Interrupt Request Register 0x14 8 read-only 0x00 0x01 NR NMI interrupt request detection bit 0 0 read-only NMICL Non Maskable Interrupt Clear Register 0x18 8 read-write 0x01 0x01 NCL NMI interrupt cause clear bit 0 0 read-write INTREQ Interrupts INTREQ 0x40031000 0x0 0x4 registers 0xC 0x4 registers 0x10 0xC4 registers 0x210 0x8 registers DRQSEL DMA Request Selection Register 0x0 32 read-write 0x0 0xFFFFFFFF EXINT3 The interrupt signal of the external interrupt ch.3 is output as a transfer request to the DMAC (including extension). 31 31 read-write EXINT2 The interrupt signal of the external interrupt ch.2 is output as a transfer request to the DMAC (including extension). 30 30 read-write EXINT1 The interrupt signal of the external interrupt ch.1 is output as a transfer request to the DMAC (including extension). 29 29 read-write EXINT0 The interrupt signal of the external interrupt ch.0 is output as a transfer request to the DMAC (including extension). 28 28 read-write MFS7TX The transmission interrupt signal of the MFS ch.7 is output as a transfer request to the DMAC (including extension). 27 27 read-write MFS7RX The reception interrupt signal of the MFS ch.7 is output as a transfer request to the DMAC (including extension). 26 26 read-write MFS6TX The transmission interrupt signal of the MFS ch.6 is output as a transfer request to the DMAC (including extension). 25 25 read-write MFS6RX The reception interrupt signal of the MFS ch.6 is output as a transfer request to the DMAC (including extension). 24 24 read-write MFS5TX The transmission interrupt signal of the MFS ch.5 is output as a transfer request to the DMAC (including extension). 23 23 read-write MFS5RX The reception interrupt signal of the MFS ch.5 is output as a transfer request to the DMAC (including extension). 22 22 read-write MFS4TX The transmission interrupt signal of the MFS ch.4 is output as a transfer request to the DMAC (including extension). 21 21 read-write MFS4RX The reception interrupt signal of the MFS ch.4 is output as a transfer request to the DMAC (including extension). 20 20 read-write MFS3TX The transmission interrupt signal of the MFS ch.3 is output as a transfer request to the DMAC (including extension). 19 19 read-write MFS3RX The reception interrupt signal of the MFS ch.3 is output as a transfer request to the DMAC (including extension). 18 18 read-write MFS2TX The transmission interrupt signal of the MFS ch.2 is output as a transfer request to the DMAC (including extension). 17 17 read-write MFS2RX The reception interrupt signal of the MFS ch.2 is output as a transfer request to the DMAC (including extension). 16 16 read-write MFS1TX The transmission interrupt signal of the MFS ch.1 is output as a transfer request to the DMAC (including extension). 15 15 read-write MFS1RX The reception interrupt signal of the MFS ch.1 is output as a transfer request to the DMAC (including extension). 14 14 read-write MFS0TX The transmission interrupt signal of the MFS ch.0 is output as a transfer request to the DMAC (including extension). 13 13 read-write MFS0RX The reception interrupt signal of the MFS ch.0 is output as a transfer request to the DMAC (including extension). 12 12 read-write IRQ0BT6 The IRQ0 interrupt signal of the base timer ch.6 is output as a transfer request to the DMAC. 11 11 read-write IRQ0BT4 The IRQ0 interrupt signal of the base timer ch.4 is output as a transfer request to the DMAC. 10 10 read-write IRQ0BT2 The IRQ0 interrupt signal of the base timer ch.3 is output as a transfer request to the DMAC. 9 9 read-write IRQ0BT0 The IRQ0 interrupt signal of the base timer ch.0 is output as a transfer request to the DMAC. 8 8 read-write ADCSCAN2 The scan conversion interrupt signal of the A/D converter unit 2 is output as a transfer request to the DMAC. 7 7 read-write ADCSCAN1 The scan conversion interrupt signal of the A/D converter unit 1 is output as a transfer request to the DMAC. 6 6 read-write ADCSCAN0 The scan conversion interrupt signal of the A/D converter unit 0 is output as a transfer request to the DMAC. 5 5 read-write USBEP5 The EP5 DRQ interrupt signal of the USB ch.0 is output as a transfer request to the DMAC. 4 4 read-write USBEP4 The EP4 DRQ interrupt signal of the USB ch.0 is output as a transfer request to the DMAC. 3 3 read-write USBEP3 The EP3 DRQ interrupt signal of the USB ch.0 is output as a transfer request to the DMAC. 2 2 read-write USBEP2 The EP2 DRQ interrupt signal of the USB ch.0 is output as a transfer request to the DMAC. 1 1 read-write USBEP1 The EP1 DRQ interrupt signal of the USB ch.0 is output as a transfer request to the DMAC. 0 0 read-write IRQCMODE Interrupt Factor Vector Relocate Setting Register 0xC 32 read-write 0x0 0x1 IRQCMODE Interrupt Factor Vector Relocate Setting 0 0 read-write EXC02MON EXC02 batch read register 0x10 32 read-only 0x0 0x3 HWINT Hardware watchdog timer interrupt request 1 1 read-only NMI External NMIX pin interrupt request 0 0 read-only IRQ00MON IRQ00 Batch Read Register 0x14 32 read-only 0x0 0x1 FCSINT Anomalous frequency detection by CSV interrupt request 0 0 read-only IRQ01MON IRQ01 Batch Read Register 0x18 32 read-only 0x0 0x1 SWWDTINT Software watchdog timer interrupt request 0 0 read-only IRQ02MON IRQ02 Batch Read Register 0x1C 32 read-only 0x0 0x1 LVDINT Low voltage detection (LVD) interrupt request 0 0 read-only IRQ03MON IRQ03 Batch Read Register 0x20 32 read-only 0x0 0xF WAVE0INT3 WFG timer 54 interrupt request in MFT unit 0 3 3 read-only WAVE0INT2 WFG timer 32 interrupt request in MFT unit 0 2 2 read-only WAVE0INT1 WFG timer 10 interrupt request in MFT unit 0 1 1 read-only WAVE0INT0 DTIF (motor emergency stop) interrupt request in MFT unit 0 0 0 read-only IRQ04MON IRQ04 Batch Read Register 0x24 32 read-only 0x0 0xFF EXTINT7 Interrupt request on external interrupt ch.7 7 7 read-only EXTINT6 Interrupt request on external interrupt ch.6 6 6 read-only EXTINT5 Interrupt request on external interrupt ch.5 5 5 read-only EXTINT4 Interrupt request on external interrupt ch.4 4 4 read-only EXTINT3 Interrupt request on external interrupt ch.3 3 3 read-only EXTINT2 Interrupt request on external interrupt ch.2 2 2 read-only EXTINT1 Interrupt request on external interrupt ch.1 1 1 read-only EXTINT0 Interrupt request on external interrupt ch.0 0 0 read-only IRQ05MON IRQ05 Batch Read Register 0x28 32 read-only 0x0 0xFFFF EXTINT15 Interrupt request on external interrupt ch.23 15 15 read-only EXTINT14 Interrupt request on external interrupt ch.22 14 14 read-only EXTINT13 Interrupt request on external interrupt ch.21 13 13 read-only EXTINT12 Interrupt request on external interrupt ch.20 12 12 read-only EXTINT11 Interrupt request on external interrupt ch.19 11 11 read-only EXTINT10 Interrupt request on external interrupt ch.18 10 10 read-only EXTINT9 Interrupt request on external interrupt ch.17 9 9 read-only EXTINT8 Interrupt request on external interrupt ch.16 8 8 read-only EXTINT7 Interrupt request on external interrupt ch.15 7 7 read-only EXTINT6 Interrupt request on external interrupt ch.14 6 6 read-only EXTINT5 Interrupt request on external interrupt ch.13 5 5 read-only EXTINT4 Interrupt request on external interrupt ch.12 4 4 read-only EXTINT3 Interrupt request on external interrupt ch.11 3 3 read-only EXTINT2 Interrupt request on external interrupt ch.10 2 2 read-only EXTINT1 Interrupt request on external interrupt ch.9 1 1 read-only EXTINT0 Interrupt request on external interrupt ch.8 0 0 read-only IRQ06MON IRQ06 Batch Read Register 0x2C 32 read-only 0x0 0x3FFF QUD1INT5 PC match and RC match interrupt request on QPRC ch.1 13 13 read-only QUD1INT4 Interrupt request detected RC out of range on QPRC ch.1 12 12 read-only QUD1INT3 PC count invert interrupt request on QPRC ch.1 11 11 read-only QUD1INT2 Overflow/underflow/zero index interrupt request on QPRC ch.1 10 10 read-only QUD1INT1 PC and RC match interrupt request on QPRC ch.1 9 9 read-only QUD1INT0 PC match interrupt request on QPRC ch.1 8 8 read-only QUD0INT5 PC match and RC match interrupt request on QPRC ch.0 7 7 read-only QUD0INT4 Interrupt request detected RC out of range on QPRC ch.0 6 6 read-only QUD0INT3 PC count invert interrupt request on QPRC ch.0 5 5 read-only QUD0INT2 Overflow/underflow/zero index interrupt request on QPRC ch.0 4 4 read-only QUD0INT1 PC and RC match interrupt request on QPRC ch.0 3 3 read-only QUD0INT0 PC match interrupt request on QPRC ch.0 2 2 read-only TIMINT2 Dual timer 2 interrupt request 1 1 read-only TIMINT1 Dual timer 1 interrupt request 0 0 read-only IRQ07MON IRQ07 Batch Read Register 0x30 32 read-only 0x0 0x3 MFSINT1 Reception interrupt request on MFS ch.8 1 1 read-only MFSINT0 Reception interrupt request on MFS ch.0 0 0 read-only IRQ08MON IRQ08 Batch Read Register 0x34 32 read-only 0x0 0xF MFSINT3 Status interrupt request on MFS ch.8 3 3 read-only MFSINT2 Transmission interrupt request on MFS ch.8 2 2 read-only MFSINT1 Status interrupt request on MFS ch.0 1 1 read-only MFSINT0 Transmission interrupt request on MFS ch.0 0 0 read-only IRQ09MON IRQ09 Batch Read Register 0x38 32 read-only 0x0 0x3 MFSINT1 Reception interrupt request on MFS ch.9 1 1 read-only MFSINT0 Reception interrupt request on MFS ch.1 0 0 read-only IRQ10MON IRQ10 Batch Read Register 0x3C 32 read-only 0x0 0xF MFSINT3 Status interrupt request on MFS ch.9 3 3 read-only MFSINT2 Transmission interrupt request on MFS ch.9 2 2 read-only MFSINT1 Status interrupt request on MFS ch.1 1 1 read-only MFSINT0 Transmission interrupt request on MFS ch.1 0 0 read-only IRQ11MON IRQ11 Batch Read Register 0x40 32 read-only 0x0 0x3 MFSINT1 Reception interrupt request on MFS ch.10 1 1 read-only MFSINT0 Reception interrupt request on MFS ch.2 0 0 read-only IRQ12MON IRQ12 Batch Read Register 0x44 32 read-only 0x0 0xF MFSINT3 Status interrupt request on MFS ch.10 3 3 read-only MFSINT2 Transmission interrupt request on MFS ch.10 2 2 read-only MFSINT1 Status interrupt request on MFS ch.2 1 1 read-only MFSINT0 Transmission interrupt request on MFS ch.2 0 0 read-only IRQ13MON IRQ13 Batch Read Register 0x48 32 read-only 0x0 0x3 MFSINT1 Reception interrupt request on MFS ch.11 1 1 read-only MFSINT0 Reception interrupt request on MFS ch.3 0 0 read-only IRQ14MON IRQ14 Batch Read Register 0x4C 32 read-only 0x0 0xF MFSINT3 Status interrupt request on MFS ch.11 3 3 read-only MFSINT2 Transmission interrupt request on MFS ch.11 2 2 read-only MFSINT1 Status interrupt request on MFS ch.3 1 1 read-only MFSINT0 Transmission interrupt request on MFS ch.3 0 0 read-only IRQ15MON IRQ15 Batch Read Register 0x50 32 read-only 0x0 0x3 MFSINT1 Reception interrupt request on MFS ch.12 1 1 read-only MFSINT0 Reception interrupt request on MFS ch.4 0 0 read-only IRQ16MON IRQ16 Batch Read Register 0x54 32 read-only 0x0 0xF MFSINT3 Status interrupt request on MFS ch.12 3 3 read-only MFSINT2 Transmission interrupt request on MFS ch.12 2 2 read-only MFSINT1 Status interrupt request on MFS ch.4 1 1 read-only MFSINT0 Transmission interrupt request on MFS ch.4 0 0 read-only IRQ17MON IRQ17 Batch Read Register 0x58 32 read-only 0x0 0x3 MFSINT1 Reception interrupt request on MFS ch.13 1 1 read-only MFSINT0 Reception interrupt request on MFS ch.5 0 0 read-only IRQ18MON IRQ18 Batch Read Register 0x5C 32 read-only 0x0 0xF MFSINT3 Status interrupt request on MFS ch.13 3 3 read-only MFSINT2 Transmission interrupt request on MFS ch.13 2 2 read-only MFSINT1 Status interrupt request on MFS ch.5 1 1 read-only MFSINT0 Transmission interrupt request on MFS ch.5 0 0 read-only IRQ19MON IRQ19 Batch Read Register 0x60 32 read-only 0x0 0x3 MFSINT1 Reception interrupt request on MFS ch.14 1 1 read-only MFSINT0 Reception interrupt request on MFS ch.6 0 0 read-only IRQ20MON IRQ20 Batch Read Register 0x64 32 read-only 0x0 0xF MFSINT3 Status interrupt request on MFS ch.14 3 3 read-only MFSINT2 Transmission interrupt request on MFS ch.14 2 2 read-only MFSINT1 Status interrupt request on MFS ch.6 1 1 read-only MFSINT0 Transmission interrupt request on MFS ch.6 0 0 read-only IRQ21MON IRQ21 Batch Read Register 0x68 32 read-only 0x0 0x3 MFSINT1 Reception interrupt request on MFS ch.15 1 1 read-only MFSINT0 Reception interrupt request on MFS ch.7 0 0 read-only IRQ22MON IRQ22 Batch Read Register 0x6C 32 read-only 0x0 0xF MFSINT3 Status interrupt request on MFS ch.15 3 3 read-only MFSINT2 Transmission interrupt request on MFS ch.15 2 2 read-only MFSINT1 Status interrupt request on MFS ch.7 1 1 read-only MFSINT0 Transmission interrupt request on MFS ch.7 0 0 read-only IRQ23MON IRQ23 Batch Read Register 0x70 32 read-only 0x0 0x7 PPGINT2 Interrupt request on PPG ch.4 2 2 read-only PPGINT1 Interrupt request on PPG ch.2 1 1 read-only PPGINT0 Interrupt request on PPG ch.0 0 0 read-only IRQ24MON IRQ24 Batch Read Register 0x74 32 read-only 0x0 0x3F RTCINT RTC interrupt request 5 5 read-only WCINT Watch counter interrupt request 4 4 read-only UPLLINT Stabilization wait completion interrupt request for USB or USB/Ethernet PLL oscillation. 3 3 read-only MPLLINT Stabilization wait completion interrupt request for main PLL oscillation 2 2 read-only SOSCINT Stabilization wait completion interrupt request for sub-clock oscillation 1 1 read-only MOSCINT Stabilization wait completion interrupt request for main clock oscillation 0 0 read-only IRQ25MON IRQ25 Batch Read Register 0x78 32 read-only 0x0 0xF ADCINT3 Conversion result comparison interrupt request in the corresponding A/D unit 0. 3 3 read-only ADCINT2 FIFO overrun interrupt request in the corresponding A/D unit 0. 2 2 read-only ADCINT1 Scan conversion interrupt request in the corresponding A/D unit 0. 1 1 read-only ADCINT0 Priority conversion interrupt request in the corresponding A/D unit 0. 0 0 read-only IRQ26MON IRQ26 Batch Read Register 0x7C 32 read-only 0x0 0xF ADCINT3 Conversion result comparison interrupt request in the corresponding A/D unit 1 3 3 read-only ADCINT2 FIFO overrun interrupt request in the corresponding A/D unit 1 2 2 read-only ADCINT1 Scan conversion interrupt request in the corresponding A/D unit 1 1 1 read-only ADCINT0 Priority conversion interrupt request in the corresponding A/D unit 1 0 0 read-only IRQ27MON IRQ27 Batch Read Register 0x80 32 read-only 0x0 0x0 IRQ28MON IRQ28 Batch Read Register 0x84 32 read-only 0x0 0x3F FRT0INT5 Zero detection interrupt request on the free run timer ch.2 in the MFT unit 0 5 5 read-only FRT0INT4 Zero detection interrupt request on the free run timer ch.1 in the MFT unit 0 4 4 read-only FRT0INT3 Zero detection interrupt request on the free run timer ch.0 in the MFT unit 0 3 3 read-only FRT0INT2 Peak value detection interrupt request on the free run timer ch.2 in the MFT unit 0 2 2 read-only FRT0INT1 Peak value detection interrupt request on the free run timer ch.1 in the MFT unit 0 1 1 read-only FRT0INT0 Peak value detection interrupt request on the free run timer ch.0 in the MFT unit 0 0 0 read-only IRQ29MON IRQ29 Batch Read Register 0x88 32 read-only 0x0 0xF ICU0INT3 Interrupt request on the input capture ch.3 in the MFT unit 0 3 3 read-only ICU0INT2 Interrupt request on the input capture ch.2 in the MFT unit 0 2 2 read-only ICU0INT1 Interrupt request on the input capture ch.1 in the MFT unit 0 1 1 read-only ICU0INT0 Interrupt request on the input capture ch.0 in the MFT unit 0 0 0 read-only IRQ30MON IRQ30 Batch Read Register 0x8C 32 read-only 0x0 0x0 OCU0INT5 Interrupt request on the output compare ch.5 in the MFT unit 0 5 5 read-only OCU0INT4 Interrupt request on the output compare ch.4 in the MFT unit 0 4 4 read-only OCU0INT3 Interrupt request on the output compare ch.3 in the MFT unit 0 3 3 read-only OCU0INT2 Interrupt request on the output compare ch.2 in the MFT unit 0 2 2 read-only OCU0INT1 Interrupt request on the output compare ch.1 in the MFT unit 0 1 1 read-only OCU0INT0 Interrupt request on the output compare ch.0 in the MFT unit 0 0 0 read-only IRQ31MON IRQ31 Batch Read Register 0x90 32 read-only 0x0 0xFFFF BTINT15 IRQ1 interrupt request on the base timer ch.7 15 15 read-only BTINT14 IRQ0 interrupt request on the base timer ch.7 14 14 read-only BTINT13 IRQ1 interrupt request on the base timer ch.6 13 13 read-only BTINT12 IRQ0 interrupt request on the base timer ch.6 12 12 read-only BTINT11 IRQ1 interrupt request on the base timer ch.5 11 11 read-only BTINT10 IRQ0 interrupt request on the base timer ch.5 10 10 read-only BTINT9 IRQ1 interrupt request on the base timer ch.4 9 9 read-only BTINT8 IRQ0 interrupt request on the base timer ch.4 8 8 read-only BTINT7 IRQ1 interrupt request on the base timer ch.3 7 7 read-only BTINT6 IRQ0 interrupt request on the base timer ch.3 6 6 read-only BTINT5 IRQ1 interrupt request on the base timer ch.2 5 5 read-only BTINT4 IRQ0 interrupt request on the base timer ch.2 4 4 read-only BTINT3 IRQ1 interrupt request on the base timer ch.1 3 3 read-only BTINT2 IRQ0 interrupt request on the base timer ch.1 2 2 read-only BTINT1 IRQ1 interrupt request on the base timer ch.0 1 1 read-only BTINT0 IRQ0 interrupt request on the base timer ch.0 0 0 read-only IRQ32MON IRQ32 Batch Read Register 0x94 32 read-only 0x0 0x0 IRQ33MON IRQ33 Batch Read Register 0x98 32 read-only 0x0 0x0 IRQ34MON IRQ34 Batch Read Register 0x9C 32 read-only 0x0 0x0 IRQ35MON IRQ35 Batch Read Register 0xA0 32 read-only 0x0 0x0 IRQ36MON IRQ36 Batch Read Register 0xA4 32 read-only 0x0 0x20 RCEC0INT Interrupt request for HDMI-CEC/Remote Control Reception ch.0 5 5 read-only IRQ37MON IRQ37 Batch Read Register 0xA8 32 read-only 0x0 0x40 RCEC1INT Interrupt request for HDMI-CEC/Remote Control Reception ch.1 6 6 read-only IRQ38MON IRQ38 Batch Read Register 0xAC 32 read-only 0x0 0x1 DMAINT Interrupt request on DMA ch.0. 0 0 read-only IRQ39MON IRQ39 Batch Read Register 0xB0 32 read-only 0x0 0x1 DMAINT Interrupt request on DMA ch.1. 0 0 read-only IRQ40MON IRQ40 Batch Read Register 0xB4 32 read-only 0x0 0x1 DMAINT Interrupt request on DMA ch.2. 0 0 read-only IRQ41MON IRQ41 Batch Read Register 0xB8 32 read-only 0x0 0x1 DMAINT Interrupt request on DMA ch.3. 0 0 read-only IRQ42MON IRQ42 Batch Read Register 0xBC 32 read-only 0x0 0x1 DMAINT Interrupt request on DMA ch.4. 0 0 read-only IRQ43MON IRQ43 Batch Read Register 0xC0 32 read-only 0x0 0x1 DMAINT Interrupt request on DMA ch.5. 0 0 read-only IRQ44MON IRQ44 Batch Read Register 0xC4 32 read-only 0x0 0x1 DMAINT Interrupt request on DMA ch.6. 0 0 read-only IRQ45MON IRQ45 Batch Read Register 0xC8 32 read-only 0x0 0x1 DMAINT Interrupt request on DMA ch.7. 0 0 read-only IRQ46MON IRQ46 Batch Read Register 0xCC 32 read-only 0x0 0xFFFF BTINT15 IRQ1 interrupt request of base timer ch.15 15 15 read-only BTINT14 IRQ0 interrupt request of base timer ch.15 14 14 read-only BTINT13 IRQ1 interrupt request of base timer ch.14 13 13 read-only BTINT12 IRQ0 interrupt request of base timer ch.14 12 12 read-only BTINT11 IRQ1 interrupt request of base timer ch.13 11 11 read-only BTINT10 IRQ0 interrupt request of base timer ch.13 10 10 read-only BTINT9 IRQ1 interrupt request of base timer ch.12 9 9 read-only BTINT8 IRQ0 interrupt request of base timer ch.12 8 8 read-only BTINT7 IRQ1 interrupt request of base timer ch.11 7 7 read-only BTINT6 IRQ0 interrupt request of base timer ch.11 6 6 read-only BTINT5 IRQ1 interrupt request of base timer ch.10 5 5 read-only BTINT4 IRQ0 interrupt request of base timer ch.10 4 4 read-only BTINT3 IRQ1 interrupt request of base timer ch.9 3 3 read-only BTINT2 IRQ0 interrupt request of base timer ch.9 2 2 read-only BTINT1 IRQ1 interrupt request of base timer ch.8 1 1 read-only BTINT0 IRQ0 interrupt request of base timer ch.8 0 0 read-only IRQ47MON IRQ47 Batch Read Register 0xD0 32 read-only 0x0 0x0800 FLASHINT "RDY, HANG interrupt request for flash " 11 11 read-only RCINTSEL0 Interrupt Factor Selection Register 0 0x210 32 read-write 0x0 0xFFFFFFFF INTSEL3 select the interrupt factor of the interrupt vector No.22. 24 31 read-write INTSEL2 select the interrupt factor of the interrupt vector No.21. 16 23 read-write INTSEL1 select the interrupt factor of the interrupt vector No.20. 8 15 read-write INTSEL0 select the interrupt factor of the interrupt vector No.19. 0 7 read-write RCINTSEL1 Interrupt Factor Selection Register 1 0x214 32 read-write 0x0 0xFFFFFFFF INTSEL7 select the interrupt factor of the interrupt vector No.26. 24 31 read-write INTSEL6 select the interrupt factor of the interrupt vector No.25. 16 23 read-write INTSEL5 select the interrupt factor of the interrupt vector No.24. 8 15 read-write INTSEL4 select the interrupt factor of the interrupt vector No.23. 0 7 read-write GPIO General-purpose I/O ports GPIO 0x40033000 0x0 0x740 registers PFR0 Port function setting register 0 0x0 32 read-write 0x0000001F 0x0000FFFF PF Bit15 of PFR0 15 15 read-write PE Bit14 of PFR0 14 14 read-write PD Bit13 of PFR0 13 13 read-write PC Bit12 of PFR0 12 12 read-write PB Bit11 of PFR0 11 11 read-write PA Bit10 of PFR0 10 10 read-write P9 Bit9 of PFR0 9 9 read-write P8 Bit8 of PFR0 8 8 read-write P7 Bit7 of PFR0 7 7 read-write P6 Bit6 of PFR0 6 6 read-write P5 Bit5 of PFR0 5 5 read-write P4 Bit4 of PFR0 4 4 read-write P3 Bit3 of PFR0 3 3 read-write P2 Bit2 of PFR0 2 2 read-write P1 Bit1 of PFR0 1 1 read-write P0 Bit0 of PFR0 0 0 read-write PFR1 Port function setting register 1 0x4 32 read-write 0x00000000 0x0000FFFF PF Bit15 of PFR1 15 15 read-write PE Bit14 of PFR1 14 14 read-write PD Bit13 of PFR1 13 13 read-write PC Bit12 of PFR1 12 12 read-write PB Bit11 of PFR1 11 11 read-write PA Bit10 of PFR1 10 10 read-write P9 Bit9 of PFR1 9 9 read-write P8 Bit8 of PFR1 8 8 read-write P7 Bit7 of PFR1 7 7 read-write P6 Bit6 of PFR1 6 6 read-write P5 Bit5 of PFR1 5 5 read-write P4 Bit4 of PFR1 4 4 read-write P3 Bit3 of PFR1 3 3 read-write P2 Bit2 of PFR1 2 2 read-write P1 Bit1 of PFR1 1 1 read-write P0 Bit0 of PFR1 0 0 read-write PFR2 Port function setting register 2 0x8 32 read-write 0x00000000 0x0000000F P3 Bit3 of PFR2 3 3 read-write P2 Bit2 of PFR2 2 2 read-write P1 Bit1 of PFR2 1 1 read-write P0 Bit0 of PFR2 0 0 read-write PFR3 Port function setting register 3 0xC 32 read-write 0x00000000 0x0000FFFF PF Bit15 of PFR3 15 15 read-write PE Bit14 of PFR3 14 14 read-write PD Bit13 of PFR3 13 13 read-write PC Bit12 of PFR3 12 12 read-write PB Bit11 of PFR3 11 11 read-write PA Bit10 of PFR3 10 10 read-write P9 Bit9 of PFR3 9 9 read-write P8 Bit8 of PFR3 8 8 read-write P7 Bit7 of PFR3 7 7 read-write P6 Bit6 of PFR3 6 6 read-write P5 Bit5 of PFR3 5 5 read-write P4 Bit4 of PFR3 4 4 read-write P3 Bit3 of PFR3 3 3 read-write P2 Bit2 of PFR3 2 2 read-write P1 Bit1 of PFR3 1 1 read-write P0 Bit0 of PFR3 0 0 read-write PFR4 Port function setting register 4 0x10 32 read-write 0x00000000 0x00007FFF PE Bit14 of PFR4 14 14 read-write PD Bit13 of PFR4 13 13 read-write PC Bit12 of PFR4 12 12 read-write PB Bit11 of PFR4 11 11 read-write PA Bit10 of PFR4 10 10 read-write P9 Bit9 of PFR4 9 9 read-write P8 Bit8 of PFR4 8 8 read-write P7 Bit7 of PFR4 7 7 read-write P6 Bit6 of PFR4 6 6 read-write P5 Bit5 of PFR4 5 5 read-write P4 Bit4 of PFR4 4 4 read-write P3 Bit3 of PFR4 3 3 read-write P2 Bit2 of PFR4 2 2 read-write P1 Bit1 of PFR4 1 1 read-write P0 Bit0 of PFR4 0 0 read-write PFR5 Port function setting register 5 0x14 32 read-write 0x00000000 0x0000007F P6 Bit6 of PFR5 6 6 read-write P5 Bit5 of PFR5 5 5 read-write P4 Bit4 of PFR5 4 4 read-write P3 Bit3 of PFR5 3 3 read-write P2 Bit2 of PFR5 2 2 read-write P1 Bit1 of PFR5 1 1 read-write P0 Bit0 of PFR5 0 0 read-write PFR6 Port function setting register 6 0x18 32 read-write 0x00000000 0x0000000F P3 Bit3 of PFR6 3 3 read-write P2 Bit2 of PFR6 2 2 read-write P1 Bit1 of PFR6 1 1 read-write P0 Bit0 of PFR6 0 0 read-write PFR8 Port function setting register 8 0x20 32 read-write 0x00000000 0x00000003 P1 Bit1 of PFR8 1 1 read-write P0 Bit0 of PFR8 0 0 read-write PFRE Port function setting register E 0x38 32 read-write 0x00000000 0x0000000D P3 Bit3 of PFRE 3 3 read-write P2 Bit2 of PFRE 2 2 read-write P0 Bit0 of PFRE 0 0 read-write PCR0 Pull-up Setting Register 0 0x100 PCR1 Pull-up Setting Register 1 0x104 PCR2 Pull-up Setting Register 2 0x108 PCR3 Pull-up Setting Register 3 0x10C PCR4 Pull-up Setting Register 4 0x110 PCR5 Pull-up Setting Register 5 0x114 PCR6 Pull-up Setting Register 6 0x118 PCRE Pull-up Setting Register E 0x138 DDR0 Port input/output direction setting register 0 0x200 32 read-write 0x00000000 0x0000FFFF PF Bit15 of DDR0 15 15 read-write PE Bit14 of DDR0 14 14 read-write PD Bit13 of DDR0 13 13 read-write PC Bit12 of DDR0 12 12 read-write PB Bit11 of DDR0 11 11 read-write PA Bit10 of DDR0 10 10 read-write P9 Bit9 of DDR0 9 9 read-write P8 Bit8 of DDR0 8 8 read-write P7 Bit7 of DDR0 7 7 read-write P6 Bit6 of DDR0 6 6 read-write P5 Bit5 of DDR0 5 5 read-write P4 Bit4 of DDR0 4 4 read-write P3 Bit3 of DDR0 3 3 read-write P2 Bit2 of DDR0 2 2 read-write P1 Bit1 of DDR0 1 1 read-write P0 Bit0 of DDR0 0 0 read-write DDR1 Port input/output direction setting register 1 0x204 DDR2 Port input/output direction setting register 2 0x208 DDR3 Port input/output direction setting register 3 0x20C DDR4 Port input/output direction setting register 4 0x210 DDR5 Port input/output direction setting register 5 0x214 DDR6 Port input/output direction setting register 6 0x218 DDR8 Port input/output direction setting register 8 0x220 DDRE Port input/output direction setting register E 0x238 PDIR0 Port input data register 0 0x300 PDIR1 Port input data register 1 0x304 PDIR2 Port input data register 2 0x308 PDIR3 Port input data register 3 0x30C PDIR4 Port input data register 4 0x310 PDIR5 Port input data register 5 0x314 PDIR6 Port input data register 6 0x318 PDIR8 Port input data register 8 0x320 PDIRE Port input data register E 0x338 PDOR0 Port output data register 0 0x400 PDOR1 Port output data register 1 0x404 PDOR2 Port output data register 2 0x408 PDOR3 Port output data register 3 0x40C PDOR4 Port output data register 4 0x410 PDOR5 Port output data register 5 0x414 PDOR6 Port output data register 6 0x418 PDOR8 Port output data register 8 0x420 PDORE Port output data register E 0x438 ADE Analog input setting register 0x500 32 read-write 0x00FFFFFF 0x00FFFFFF AN23 Bit23 of ADE 23 23 read-write AN22 Bit22 of ADE 22 22 read-write AN21 Bit21 of ADE 21 21 read-write AN20 Bit20 of ADE 20 20 read-write AN19 Bit19 of ADE 19 19 read-write AN18 Bit18 of ADE 18 18 read-write AN17 Bit17 of ADE 17 17 read-write AN16 Bit16 of ADE 16 16 read-write AN15 Bit15 of ADE 15 15 read-write AN14 Bit14 of ADE 14 14 read-write AN13 Bit13 of ADE 13 13 read-write AN12 Bit12 of ADE 12 12 read-write AN11 Bit11 of ADE 11 11 read-write AN10 Bit10 of ADE 10 10 read-write AN9 Bit9 of ADE 9 9 read-write AN8 Bit8 of ADE 8 8 read-write AN7 Bit7 of ADE 7 7 read-write AN6 Bit6 of ADE 6 6 read-write AN5 Bit5 of ADE 5 5 read-write AN4 Bit4 of ADE 4 4 read-write AN3 Bit3 of ADE 3 3 read-write AN2 Bit2 of ADE 2 2 read-write AN1 Bit1 of ADE 1 1 read-write AN0 Bit0 of ADE 0 0 read-write SPSR Special port setting register 0x580 32 read-write 0x00000005 0x0000000F MAINXC Main clock(oscillation) pin setting bit 2 3 read-write SUBXC Sub clock(oscillation) pin setting bit 0 1 read-write EPFR00 Extended pin function setting register 00 0x600 32 read-write 0x00030000 0x030300F7 TRC1E TRACED function select bit1 25 25 read-write TRC0E TRACED function select bit0 24 24 read-write JTAGEN1S JTAG function select bit1 17 17 read-write JTAGEN0B JTAG function select bit0 16 16 read-write SUBOUTE Sub clock divide output function select bit 6 7 read-write RTCCOE RTC clock output select bit 4 5 read-write CROUTE Internal high-speed CR oscillation output function select bit 1 2 read-write NMIS NMIX function select bit 0 0 read-write EPFR01 Extended pin function setting register 01 0x604 32 read-write 0x0 0xFFFF1FFF IC03S IC03 input select bit 29 31 read-write IC02S IC02 input select bit 26 28 read-write IC01S IC01 input select bit 23 25 read-write IC00S IC00 input select bit 20 22 read-write FRCK0S FRCK0 input select bit 18 19 read-write DTTI0S DTTIX0 input select bit 16 17 read-write DTTI0C DTTIX0 function select bit 12 12 read-write RTO05E RTO05E output select bit 10 11 read-write RTO04E RTO04E output select bit 8 9 read-write RTO03E RTO03E output select bit 6 7 read-write RTO02E RTO02E output select bit 4 5 read-write RTO01E RTO01E output select bit 2 3 read-write RTO00E RTO00E output select bit 0 1 read-write EPFR04 Extended pin function setting register 04 0x610 32 read-write 0x00000000 0x3F3C3F7C TIOB3S TIOB3 input select bit 28 29 read-write TIOA3E TIOA3E output select bit 26 27 read-write TIOA3S TIOA3 input select bit 24 25 read-write TIOB2S TIOB2 input select bit 20 21 read-write TIOA2E TIOA2 output select bit 18 19 read-write TIOB1S TIOB1 input select bit 12 13 read-write TIOA1E TIOA1E output select bit 10 11 read-write TIOA1S TIOA1 input select bit 8 9 read-write TIOB0S TIOB0 input select bit 4 6 read-write TIOA0E TIOA0 output select bit 2 3 read-write EPFR05 Extended pin function setting register 05 0x614 32 read-write 0x00000000 0x3F3C3F3C TIOB7S TIOB7 input select Bit 28 29 read-write TIOA7E TIOA7E output select bit 26 27 read-write TIOA7S TIOA7 input select bit 24 25 read-write TIOB6S TIOB6 input select bit 20 21 read-write TIOA6E TIOA6 output select bit 18 19 read-write TIOB5S TIOB5 input select bit 12 13 read-write TIOA5E TIOA5E output select bit 10 11 read-write TIOA5S TIOA5 input select bit 8 9 read-write TIOB4S TIOB4 input select bit 4 5 read-write TIOA4E TIOA4 output select bit 2 3 read-write EPFR06 Extended pin function setting register 06 0x618 32 read-write 0x00000000 0xFFFFFFFF EINT15S External interrupt 15 input select bit 30 31 read-write EINT14S External interrupt 14 input select bit 28 29 read-write EINT13S External interrupt 13 input select bit 26 27 read-write EINT12S External interrupt 12 input select bit 24 25 read-write EINT11S External interrupt 11 input select bit 22 23 read-write EINT10S External interrupt 10 input select bit 20 21 read-write EINT09S External interrupt 9 input select bit 18 19 read-write EINT08S External interrupt 8 input select bit 16 17 read-write EINT07S External interrupt 7 input select bit 14 15 read-write EINT06S External interrupt 6 input select bit 12 13 read-write EINT05S External interrupt 5 input select bit 10 11 read-write EINT04S External interrupt 4 input select bit 8 9 read-write EINT03S External interrupt 3 input select bit 6 7 read-write EINT02S External interrupt 2 input select bit 4 5 read-write EINT01S External interrupt 1 input select bit 2 3 read-write EINT00S External interrupt 0 input select bit 0 1 read-write EPFR07 Extended pin function setting register 07 0x61C 32 read-write 0x00000000 0x0FFFFFF0 SCK3B SCK3 input/output select bit 26 27 read-write SOT3B SOT3B input/output select bit 24 25 read-write SIN3S SIN3S input select bit 22 23 read-write SCK2B SCK2 input/output select bit 20 21 read-write SOT2B SOT2B input/output select bit 18 19 read-write SIN2S SIN2S input select bit 16 17 read-write SCK1B SCK1 input/output select bit 14 15 read-write SOT1B SCK1B input/output select bit 12 13 read-write SIN1S SIN1S input select bit 10 11 read-write SCK0B SCK0 input/output select bit 8 9 read-write SOT0B SOT0B input/output select bit 6 7 read-write SIN0S SIN0S input select bit 4 5 read-write EPFR08 Extended pin function setting register 08 0x620 32 read-write 0x00000000 0x0FFFFFFF SCK7B SCK7 input/output select bit 26 27 read-write SOT7B SOT7B input/output select bit 24 25 read-write SIN7S SIN7S input select bit 22 23 read-write SCK6B SCK6 input/output select bit 20 21 read-write SOT6B SOT6B input/output select bit 18 19 read-write SIN6S SIN6S input select bit 16 17 read-write SCK5B SCK5 input/output select bit 14 15 read-write SOT5B SOT5B input/output select bit 12 13 read-write SIN5S SIN5S input select bit 10 11 read-write SCK4B SCK4 input/output select bit 8 9 read-write SOT4B SOT4B input/output select bit 6 7 read-write SIN4S SIN4S input select bit 4 5 read-write CTS4S CTS4S input select bit 2 3 read-write RTS4E RTS4E output select bit 0 1 read-write EPFR09 Extended pin function setting register 09 0x624 32 read-write 0x00000000 0x000FFFFF ADTRG1S ADTRG1 input select bit 16 19 read-write ADTRG0S ADTRG0 input select bit 12 15 read-write QZIN1S QZIN1S input select bit 10 11 read-write QBIN1S QBIN1S input select bit 8 9 read-write QAIN1S QAIN1S input select bit 6 7 read-write QZIN0S QZIN0S input select bit 4 5 read-write QBIN0S QBIN0S input select bit 2 3 read-write QAIN0S QAIN0S input select bit 0 1 read-write EPFR10 Extended pin function setting register 10 0x628 32 read-write 0x00000000 0xFFFFFFFF UEA24E UEA24E output select bit 31 31 read-write UEA23E UEA23E output select bit 30 30 read-write UEA22E UEA22E output select bit 29 29 read-write UEA21E UEA21E output select bit 28 28 read-write UEA20E UEA20E output select bit 27 27 read-write UEA19E UEA19E output select bit 26 26 read-write UEA18E UEA18E output select bit 25 25 read-write UEA17E UEA17E output select bit 24 24 read-write UEA16E UEA16E output select bit 23 23 read-write UEA15E UEA15E output select bit 22 22 read-write UEA14E UEA14E output select bit 21 21 read-write UEA13E UEA13E output select bit 20 20 read-write UEA12E UEA12E output select bit 19 19 read-write UEA11E UEA11E output select bit 18 18 read-write UEA10E UEA10E output select bit 17 17 read-write UEA09E UEA09E output select bit 16 16 read-write UEA08E UEA08E output select bit 15 15 read-write UEAOOE UEAOOE output select bit 14 14 read-write UECS7E UECS7E output select bit 13 13 read-write UECS6E UECS6E output select bit 12 12 read-write UECS5E UECS5E output select bit 11 11 read-write UECS4E UECS4E output select bit 10 10 read-write UECS3E UECS3E output select bit 9 9 read-write UECS2E UECS2E output select bit 8 8 read-write UECS1E UECS1E output select bit 7 7 read-write UEFLSE UEFLSE output select bit 6 6 read-write UEOEXE UEOEXE output select bit 5 5 read-write UEDQME UEDQME output select bit 4 4 read-write UEWEXE UEWEXE output select bit 3 3 read-write UECLKE UECLKE output select bit 2 2 read-write UEDTHB UEDTHB input/output select bit 1 1 read-write UEDEFB UEDEFB input/output select bit 0 0 read-write EPFR11 Extended pin function setting register 11 0x62C 32 read-write 0x00000000 0x03FFFFFF UERLC UERLC relocation select bit 25 25 read-write UED15B UED15B input/output select bit 24 24 read-write UED14B UED14B output select bit 23 23 read-write UED13B UED13B output select bit 22 22 read-write UED12B UED12B output select bit 21 21 read-write UED11B UED11B output select bit 20 20 read-write UED10B UED10B output select bit 19 19 read-write UED09B UED09B output select bit 18 18 read-write UED08B UED08B output select bit 17 17 read-write UED07B UED07B output select bit 16 16 read-write UED06B UED06B output select bit 15 15 read-write UED05B UED05B output select bit 14 14 read-write UED04B UED04B output select bit 13 13 read-write UED03B UED03B output select bit 12 12 read-write UED02B UED02B output select bit 11 11 read-write UED01B UED01B output select bit 10 10 read-write UED00B UED00B output select bit 9 9 read-write UEA07E UEA07E output select bit 8 8 read-write UEA06E UEA06E output select bit 7 7 read-write UEA05E UEA05E output select bit 6 6 read-write UEA04E UEA04E output select bit 5 5 read-write UEA03E UEA03E output select bit 4 4 read-write UEA02E UEA02E output select bit 3 3 read-write UEA01E UEA01E output select bit 2 2 read-write UECS0E UECS0E output select bit 1 1 read-write UEALEE UEALEE output select bit 0 0 read-write EPFR12 Extended pin function setting register 12 0x630 32 read-write 0x0 0x3F3C3F3C TIOB11S TIOB11 Input Select bits 28 29 read-write TIOA11E TIOA11 Output Select bits 26 27 read-write TIOA11S TIOA11 Input Select bits 24 25 read-write TIOB10S TIOB10 Input Select bits 20 21 read-write TIOA10E TIOA10 Output Select bits 18 19 read-write TIOB9S TIOB9 Input Select bits 12 13 read-write TIOA9E TIOA9 Output Select bits 10 11 read-write TIOA9S TIOA9 Input Select bits 8 9 read-write TIOB8S TIOB8 Input Select bits 4 5 read-write TIOA8E TIOA8 Output Select bits 2 3 read-write EPFR13 Extended pin function setting register 13 0x634 32 read-write 0x0 0x3F3C3F3C TIOB15S TIOB15 Input Select bits 28 29 read-write TIOA15E TIOA15 Output Select bits 26 27 read-write TIOA15S TIOA15 Input Select bits 24 25 read-write TIOB14S TIOB14 Input Select bits 20 21 read-write TIOA14E TIOA14 Output Select bits 18 19 read-write TIOB13S TIOB13 Input Select bits 12 13 read-write TIOA13E TIOA13 Output Select bits 10 11 read-write TIOA13S TIOA13 Input Select bits 8 9 read-write TIOB12S TIOB12 Input Select bits 4 5 read-write TIOA12E TIOA12 Output Select bits 2 3 read-write EPFR15 Extended pin function setting register 15 0x63C 32 read-write 0x0 0x0000FFFF EINT23S External interrupt 23 input select bit 14 15 read-write EINT22S External interrupt 22 input select bit 12 13 read-write EINT21S External interrupt 21 input select bit 10 11 read-write EINT20S External interrupt 20 input select bit 8 9 read-write EINT19S External interrupt 19 input select bit 6 7 read-write EINT18S External interrupt 18 input select bit 4 5 read-write EINT17S External interrupt 17 input select bit 2 3 read-write EINT16S External interrupt 16 input select bit 0 1 read-write EPFR16 Extended pin function setting register 16 0x640 32 read-write 0x00000000 0x0FFFFFF0 SCK11B SCK11 input/output select bit 26 27 read-write SOT11B SOT11B input/output select bit 24 25 read-write SIN11S SIN11S input select bit 22 23 read-write SCK10B SCK10 input/output select bit 20 21 read-write SOT10B SOT10B input/output select bit 18 19 read-write SIN10S SIN10S input select bit 16 17 read-write SCK9B SCK9 input/output select bit 14 15 read-write SOT9B SCK9B input/output select bit 12 13 read-write SIN9S SIN9S input select bit 10 11 read-write SCK8B SCK8 input/output select bit 8 9 read-write SOT8B SOT8B input/output select bit 6 7 read-write SIN8S SIN8S input select bit 4 5 read-write EPFR17 Extended pin function setting register 17 0x644 32 read-write 0x00000000 0x0000FFF0 SCK13B SCK5 input/output select bit 14 15 read-write SOT13B SOT5B input/output select bit 12 13 read-write SIN13S SIN5S input select bit 10 11 read-write SCK12B SCK4 input/output select bit 8 9 read-write SOT12B SOT4B input/output select bit 6 7 read-write SIN12S SIN4S input select bit 4 5 read-write EPFR18 Extended pin function setting register 18 0x648 32 read-write 0x00000000 0x0000000F CECR1B CEC1 Input/Output Select bit 2 3 read-write CECR0B CEC0 Input/Output Select bit 0 1 read-write PZR0 Port Pseudo Open Drain Setting Register 0 0x700 32 read-write 0x00000000 0x00001C00 PC Bit12 of PZR0 12 12 read-write PB Bit11 of PZR0 11 11 read-write PA Bit10 of PZR0 10 10 read-write PZR4 Port Pseudo Open Drain Setting Register 4 0x710 32 read-write 0x00000000 0x00007000 PE Bit14 of PZR4 14 14 read-write PD Bit13 of PZR4 13 13 read-write PC Bit12 of PZR4 12 12 read-write PZR5 Port Pseudo Open Drain Setting Register 5 0x714 32 read-write 0x00000000 0x00000040 P6 Bit6 of PZR5 6 6 read-write PZR6 Port Pseudo Open Drain Setting Register 6 0x718 32 read-write 0x00000000 0x00000001 P0 Bit0 of PZR6 0 0 read-write HDMICEC0 HDMI-CEC ch.0 HDMICEC0 0x40034000 0x0 0x1 registers 0x4 0x1 registers 0x8 0x1 registers 0xC 0x1 registers 0x40 0x2 registers 0x44 0x2 registers 0x49 0x1 registers 0x4C 0x2 registers 0x50 0x2 registers 0x54 0x2 registers 0x58 0x2 registers 0x5C 0x2 registers 0x61 0x1 registers 0x64 0x2 registers HDMICEC0 36 TXCTRL Transmission Control Register 0x0 8 read-write 0x00 0x3D IBREN Bus error detection interrupt enable bit 5 5 read-write ITSTEN transmission status interrupt enable bit 4 4 read-write EOM EOM setting bit 3 3 read-write START START setting bit 2 2 read-write TXEN Transmission operation enable bit 0 0 read-write TXDATA Transmission Data Register 0x4 8 read-write 0x00 0xFF TXDATA Transmission Data 0 7 read-write TXSTS Transmission Status Register 0x8 8 read-write 0x00 0x31 IBR Bus error detection interrupt request bit 5 5 read-write ITST Transmission status interrupt request bit 4 4 read-write ACKSV ACK cycle value bit 0 0 read-write SFREE Signal Free Time Setting Register 0xC 8 read-write 0x00 0x0F SFREE Signal free time setting bits 0 3 read-write RCST Reception Interrupt Control Register 0x40 8 read-write 0x00 0xFF STIE Start bit interrupt enable bit 7 7 read-write ACKIE ACK interrupt enable bit 6 6 read-write OVFIE Counter overflow interrupt enable bit 5 5 read-write OVFSEL Counter overflow detection condition setting bit 4 4 read-write ST Start bit detection bit 3 3 read-write ACK ACK: ACK detection bit 2 2 read-write EOM EOM detection bit 1 1 read-write OVF Counter overflow detection bit 0 0 read-write RCCR Reception Control Register 0x41 8 read-write 0x00 0x8F THSEL Threshold selection bit 7 7 read-write ADRCE Address comparison enable bit 3 3 read-write MOD1 Operation mode setting bits 2 2 read-write MOD0 Operation mode setting bits 1 1 read-write EN Operation enable bit 0 0 read-write RCDAHW "H" Width Setting Register A 0x44 8 read-write 0x00 0xFF RCDAHW "H" Width Setting A 0 7 read-write RCSHW Start Bit "H" Width Setting Register 0x45 8 read-write 0x00 0xFF RCSHW Start Bit "H" Width Setting 0 7 read-write RCDBHW "H" Width Setting Register B 0x49 8 read-write 0x00 0xFF RCDBHW "H" Width Setting B 0 7 read-write RCADR2 Device Address Setting Register 2 0x4C 8 read-write 0x00 0x1F RCADR2 Device Address 2 0 4 read-write RCADR1 Device Address Setting Register 1 0x4D 8 read-write 0x00 0x1F RCADR1 Device Address 1 0 4 read-write RCDTHL Data Save Register (High-Low) 0x50 8 read-only 0x00 0xFF RCDTHL RCDTHL 0 7 read-only RCDTHH Data Save Register (High-High) 0x51 8 read-only 0x00 0xFF RCDTHH RCDTHH 0 7 read-only RCDTLL Data Save Register (Low-Low) 0x54 8 read-only 0x00 0xFF RCDTLL RCDTLL 0 7 read-only RCDTLH Data Save Register (Low-High) 0x55 8 read-only 0x00 0xFF RCDTLH RCDTLH 0 7 read-only RCCKD Clock Division Setting Register 0x58 16 read-write 0x0000 0x1FFF CKSEL Operating clock selection bit 12 12 read-write CKDIV Operating clock division setting bits 0 11 read-write RCRHW Repeat Code "H" Width Setting Register 0x5C 8 read-write 0x00 0xFF RCRHW "Repeat code "H" width setting bits" 0 7 read-write RCRC Repeat Code Interrupt Control Register 0x5D 8 read-write 0x00 0x11 RCIE Repeat Code Interrupt enable bit 4 4 read-write RC Repeat code detection flag bit 0 0 read-write RCLE Data Bit Width Violation Control Register 0x61 8 read-write 0x00 0xFB LELIE Maximum data bit width violation interrupt enable bit 7 7 read-write LESIE Minimum data bit width violation interrupt enable bit 6 6 read-write LELE Maximum data bit width violation detection enable bit 5 5 read-write LESE Minimum data bit width violation detection enable bit 4 4 read-write EPE Error pulse output enable bit 3 3 read-write LEL Maximum data bit width violation detection flag bit 1 1 read-write LES Minimum data bit width violation detection flag bit 0 0 read-write RCLESW Minimum Data Bit Width Setting Register 0x64 8 read-write 0x00 0xFF RCLESW Minimum data bit width setting bits 0 7 read-write RCLELW Maximum Data Bit Width Setting Register 0x65 8 read-write 0x00 0xFF RCLELW Maximum data bit width setting bits 0 7 read-write HDMICEC1 0x40034100 HDMICEC1 37 LVD Low-voltage Detection LVD 0x40035000 0x0 0x2 registers 0x4 0x1 registers 0x8 0x1 registers 0xC 0x5 registers LVD 2 LVD_CTL Low-voltage Detection Voltage Control Register 0x0 16 read-write 0x8010 0xFCFC LVDRE Low-voltage detection reset operation enable bit 15 15 read-write SVHR Low-voltage detection reset voltage setting bits 10 14 read-write LVDIE Low-voltage detection interrupt enable bit 7 7 read-write SVHI Low-voltage detection interrupt voltage setting bits 2 6 read-write LVD_STR Low-voltage Detection Interrupt Register 0x4 8 read-only 0x00 0x80 LVDIR Low-voltage detection interrupt bit 7 7 read-only LVD_CLR Low-voltage Detection Interrupt Clear Register 0x8 8 read-write 0x80 0x80 LVDCL Low-voltage detection interrupt clear bit 7 7 read-write LVD_RLR Low-voltage Detection Voltage Protection Register 0xC 32 read-write 0x00000001 0xFFFFFFFF LVDLCK Low-voltage Detection Voltage Control Register protection bits 0 31 read-write LVD_STR2 Low-voltage Detection Circuit Status Register 0x10 8 read-only 0x40 0xC0 LVDIRDY Low-voltage detection interrupt status flag 7 7 read-only LVDRRDY Low-voltage detection reset status flag 6 6 read-only DS Low Power Consumption Mode DS 0x40035100 0x0 0x1 registers 0x4 0x1 registers 0x700 0x1 registers 0x704 0x1 registers 0x708 0x2 registers 0x70C 0x2 registers 0x710 0x1 registers 0x714 0x1 registers 0x800 0x16 registers REG_CTL Sub Oscillation Circuit Power Supply Control Register 0x0 8 read-write 0x04 0x06 ISUBSEL Sub oscillation circuit current setting bits 1 2 read-write RCK_CTL Sub Clock Control Register 0x4 8 read-write 0x01 0x03 CECCKE CEC clock control bit 1 1 read-write RTCCKE RTC clock control bit 0 0 read-write PMD_CTL RTC Mode Control Register 0x700 8 read-write 0x00 0x01 RTCE RTC mode control bit 0 0 read-write WRFSR Deep Standby Return Cause Register 1 0x704 8 read-write 0x00 0x03 WLVDH Low-voltage detection reset return bit 1 1 read-write WINITX INITX pin input reset return bit 0 0 read-write WIFSR Deep Standby Return Cause Register 2 0x708 16 read-only 0x0000 0x03FF WCEC1I CEC ch.1 interrupt return bit 9 9 read-only WCEC0I CEC ch.0 interrupt return bit 8 8 read-only WUI5 WKUP pin input return bit 5 7 7 read-only WUI4 WKUP pin input return bit 4 6 6 read-only WUI3 WKUP pin input return bit 3 5 5 read-only WUI2 WKUP pin input return bit 2 4 4 read-only WUI1 WKUP pin input return bit 1 3 3 read-only WUI0 WKUP pin input return bit 0 2 2 read-only WLVDI LVD interrupt return bit 1 1 read-only WRTCI RTC interrupt return bit 0 0 read-only WIER Deep Standby Return Enable Register 0x70C 16 read-write 0x0000 0x03FB WCEC1E HDMI-CEC/ Remote Control Reception ch.1 interrupt return enable bit 9 9 read-write WCEC0E HDMI-CEC/ Remote Control Reception ch.0 interrupt return enable bit 8 8 read-write WUI5E WKUP pin input return enable bit 5 7 7 read-write WUI4E WKUP pin input return enable bit 4 6 6 read-write WUI3E WKUP pin input return enable bit 3 5 5 read-write WUI2E WKUP pin input return enable bit 2 4 4 read-write WUI1E WKUP pin input return enable bit 1 3 3 read-write WLVDE LVD interrupt return enable bit 1 1 read-write WRTCE RTC interrupt return enable bit 0 0 read-write WILVR WKUP Pin Input Level Register 0x710 8 read-write 0x00 0x1F WUI5LV WKUP pin input level select bit 5 4 4 read-write WUI4LV WKUP pin input level select bit 4 3 3 read-write WUI3LV WKUP pin input level select bit 3 2 2 read-write WUI2LV WKUP pin input level select bit 2 1 1 read-write WUI1LV WKUP pin input level select bit 1 0 0 read-write DSRAMR Deep Standby RAM Retention Register 0x714 8 read-write 0x00 0x03 SRAMR On-chip SRAM retention control bits 0 1 read-write BUR01 Backup Registers from 1 0x800 8 read-write 0x00 0xFF BUR02 Backup Registers from 2 0x801 8 read-write 0x00 0xFF BUR03 Backup Registers from 3 0x802 8 read-write 0x00 0xFF BUR04 Backup Registers from 4 0x803 8 read-write 0x00 0xFF BUR05 Backup Registers from 5 0x804 8 read-write 0x00 0xFF BUR06 Backup Registers from 6 0x805 8 read-write 0x00 0xFF BUR07 Backup Registers from 7 0x806 8 read-write 0x00 0xFF BUR08 Backup Registers from 8 0x807 8 read-write 0x00 0xFF BUR09 Backup Registers from 9 0x808 8 read-write 0x00 0xFF BUR10 Backup Registers from 10 0x809 8 read-write 0x00 0xFF BUR11 Backup Registers from 11 0x80A 8 read-write 0x00 0xFF BUR12 Backup Registers from 12 0x80B 8 read-write 0x00 0xFF BUR13 Backup Registers from 13 0x80C 8 read-write 0x00 0xFF BUR14 Backup Registers from 14 0x80D 8 read-write 0x00 0xFF BUR15 Backup Registers from 15 0x80E 8 read-write 0x00 0xFF BUR16 Backup Registers from 16 0x80F 8 read-write 0x00 0xFF MFS0 Multi-function Serial Interface 0 MFS0 0x40038000 0x0 0x2 registers 0x4 0x2 registers 0x8 0x2 registers 0xC 0x2 registers 0x10 0x2 registers 0x0 0x2 registers 0x4 0x2 registers 0x8 0x2 registers 0xC 0x2 registers 0x10 0x2 registers 0x14 0x2 registers 0x18 0x2 registers 0x1D 0x1 registers MFS0_8_RX 7 MFS0_8_TX 8 UART_SCR Serial Control Register UART 0x1 8 read-write 0x00 0x9F UPCL Programmable Clear bit 7 7 read-write RIE Received interrupt enable bit 4 4 read-write TIE Transmit interrupt enable bit 3 3 read-write TBIE Transmit bus idle interrupt enable bit 2 2 read-write RXE Received operation enable bit 1 1 read-write TXE Transmission operation enable bit 0 0 read-write UART_SMR Serial Mode Register UART 0x0 8 read-write 0x00 0xFD MD Operation mode set bit 5 7 read-write WUCR Wake-up control bit 4 4 read-write SBL Stop bit length select bit 3 3 read-write BDS Transfer direction select bit 2 2 read-write SOE Serial data output enable bit 0 0 read-write UART_SSR Serial Status Register UART 0x5 8 read-write 0x03 0xBF REC Received error flag clear bit 7 7 read-write PE Parity error flag bit (only functions in operation mode 0) 5 5 read-only FRE Framing error flag bit 4 4 read-only ORE Overrun error flag bit 3 3 read-only RDRF Received data full flag bit 2 2 read-only TDRE Transmit data empty flag bit 1 1 read-only TBI Transmit bus idle flag 0 0 read-only UART_ESCR Extended Communication Control Register UART 0x4 8 read-write 0x00 0xFF FLWEN Flow control enable bit 7 7 read-write ESBL Extension stop bit length select bit 6 6 read-write INV Inverted serial data format bit 5 5 read-write PEN Parity enable bit (only functions in operation mode 0) 4 4 read-write P Parity select bit (only functions in operation mode 0) 3 3 read-write L Data length select bit 0 2 read-write UART_RDR Received Data Register UART 0x8 16 read-only 0x0000 0x01FF UART_TDR Transmit Data Register UART 0x8 16 write-only 0x01FF 0x01FF UART_BGR Baud Rate Generator Registers UART 0xC 16 read-write 0x0000 0xFFFF EXT External clock select bit 15 15 read-write BGR1 Baud Rate Generator Registers 1 8 14 read-write BGR0 Baud Rate Generator Registers 0 0 7 read-write UART_FCR1 FIFO Control Register 1 UART 0x15 8 read-write 0x04 0x1F FLSTE Re-transmission data lost detect enable bit 4 4 read-write FRIIE Received FIFO idle detection enable bit 3 3 read-write FDRQ Transmit FIFO data request bit 2 2 read-write FTIE Transmit FIFO interrupt enable bit 1 1 read-write FSEL FIFO select bit 0 0 read-write UART_FCR0 FIFO Control Register 0 UART 0x14 8 read-write 0x00 0x7F FLST FIFO re-transmit data lost flag bit 6 6 read-only FLD FIFO pointer reload bit 5 5 read-write FSET FIFO pointer save bit 4 4 read-write FCL2 FIFO2 reset bit 3 3 read-write FCL1 FIFO1 reset bit 2 2 read-write FE2 FIFO2 operation enable bit 1 1 read-write FE1 FIFO1 operation enable bit 0 0 read-write UART_FBYTE1 FIFO Byte Register 1 UART 0x18 8 read-write 0x00 0xFF UART_FBYTE2 FIFO Byte Register 2 UART 0x19 8 read-write 0x00 0xFF CSIO_SCR Serial Control Register CSIO 0x1 8 read-write 0x00 0xFF UPCL Programmable clear bit 7 7 read-write MS Master/Slave function select bit 6 6 read-write SPI SPI corresponding bit 5 5 read-write RIE Received interrupt enable bit 4 4 read-write TIE Transmit interrupt enable bit 3 3 read-write TBIE Transmit bus idle interrupt enable bit 2 2 read-write RXE Data received enable bit 1 1 read-write TXE Data transmission enable bit 0 0 read-write CSIO_SMR Serial Mode Register CSIO 0x0 8 read-write 0x00 0xFF MD Operation mode set bits 5 7 read-write WUCR Wake-up control bit 4 4 read-write SCINV Serial clock invert bit 3 3 read-write BDS Transfer direction select bit 2 2 read-write SCKE Master mode serial clock output enable bit 1 1 read-write SOE Serial data output enable bit 0 0 read-write CSIO_SSR Serial Status Register CSIO 0x5 8 read-write 0x03 0x8F REC Received error flag clear bit 7 7 read-write ORE Overrun error flag bit 3 3 read-only RDRF Received data full flag bit 2 2 read-only TDRE Transmit data empty flag bit 1 1 read-only TBI Transmit bus idle flag bit 0 0 read-only CSIO_ESCR Extended Communication Control Register CSIO 0x4 8 read-write 0x00 0x9F SOP Serial output pin set bit 7 7 read-write WT Data transmit/received wait select bits 3 4 read-write L Data length select bits 0 2 read-write CSIO_RDR Received Data Register CSIO 0x8 16 read-only 0x0000 0x01FF CSIO_TDR Transmit Data Register CSIO 0x8 16 write-only 0x01FF 0x01FF CSIO_BGR Baud Rate Generator Registers CSIO 0xC 16 read-write 0x0000 0x7FFF BGR1 Baud Rate Generator Registers 1 8 14 read-write BGR0 Baud Rate Generator Registers 0 0 7 read-write CSIO_FCR1 FIFO Control Register 1 CSIO 0x15 8 read-write 0x04 0x1F FLSTE Re-transmission data lost detect enable bit 4 4 read-write FRIIE Received FIFO idle detection enable bit 3 3 read-write FDRQ Transmit FIFO data request bit 2 2 read-write FTIE Transmit FIFO interrupt enable bit 1 1 read-write FSEL FIFO select bit 0 0 read-write CSIO_FCR0 FIFO Control Register 0 CSIO 0x14 8 read-write 0x00 0x7F FLST FIFO re-transmit data lost flag bit 6 6 read-only FLD FIFO pointer reload bit 5 5 read-write FSET FIFO pointer save bit 4 4 read-write FCL2 FIFO2 reset bit 3 3 read-write FCL1 FIFO1 reset bit 2 2 read-write FE2 FIFO2 operation enable bit 1 1 read-write FE1 FIFO1 operation enable bit 0 0 read-write CSIO_FBYTE1 FIFO Byte Register 1 CSIO 0x18 8 read-write 0x00 0xFF CSIO_FBYTE2 FIFO Byte Register 2 CSIO 0x19 8 read-write 0x00 0xFF I2C_IBCR I2C Bus Control Register I2C 0x1 8 read-write 0x00 0xFF MSS Master/slave select bit 7 7 read-write ACT_SCC Operation flag/iteration start condition generation bit 6 6 read-write ACKE Data byte acknowledge enable bit 5 5 read-write WSEL Wait selection bit 4 4 read-write CNDE Condition detection interrupt enable bit 3 3 read-write INTE Interrupt enable bit 2 2 read-write BER Bus error flag bit 1 1 read-only INT interrupt flag bit 0 0 read-write I2C_SMR Serial Mode Register I2C 0x0 8 read-write 0x00 0xFC MD operation mode set bits 5 7 read-write WUCR Wake-up control bit 4 4 read-write RIE Received interrupt enable bit 3 3 read-write TIE Transmit interrupt enable bit 2 2 read-write I2C_IBSR I2C Bus Status Register I2C 0x4 8 read-write 0x00 0xFF FBT First byte bit 7 7 read-only RACK Acknowledge flag bit 6 6 read-only RSA Reserved address detection bit 5 5 read-only TRX Data direction bit 4 4 read-only AL Arbitration lost bit 3 3 read-only RSC Iteration start condition check bit 2 2 read-write SPC Stop condition check bit 1 1 read-write BB Bus state bit 0 0 read-only I2C_SSR Serial Status Register I2C 0x5 8 read-write 0x03 0xFF REC Received error flag clear bit 7 7 read-write TSET Transmit empty flag set bit 6 6 read-write DMA DMA mode enable bit 5 5 read-write TBIE Transmit bus idle interrupt enable bit (Effective only when DMA mode is enabled) 4 4 read-write ORE Overrun error flag bit 3 3 read-only RDRF Received data full flag bit 2 2 read-only TDRE Transmit data empty flag bit 1 1 read-only TBI Transmit bus idle flag bit (Effective only when DMA mode is enabled) 0 0 read-only I2C_RDR Received Data Register I2C 0x8 16 read-only 0x0000 0x00FF I2C_TDR Transmit Data Register I2C 0x8 16 write-only 0x00FF 0x00FF I2C_ISMK 7-bit Slave Address Mask Register I2C 0x11 8 read-write 0x7F 0xFF EN I2C interface operation enable bit 7 7 read-write SM Slave address mask bits 0 6 read-write I2C_ISBA 7-bit Slave Address Register I2C 0x10 8 read-write 0x00 0xFF SAEN Slave address enable bit 7 7 read-write SA 7-bit slave address 0 6 read-write I2C_BGR Baud Rate Generator Registers I2C 0xC 16 read-write 0x0000 0x7FFF BGR1 Baud Rate Generator Registers 1 8 14 read-write BGR0 Baud Rate Generator Registers 0 0 7 read-write I2C_FCR1 FIFO Control Register 1 I2C 0x15 8 read-write 0x04 0x1F FLSTE Re-transmission data lost detect enable bit 4 4 read-write FRIIE Received FIFO idle detection enable bit 3 3 read-write FDRQ Transmit FIFO data request bit 2 2 read-write FTIE Transmit FIFO interrupt enable bit 1 1 read-write FSEL FIFO select bit 0 0 read-write I2C_FCR0 FIFO Control Register 0 I2C 0x14 8 read-write 0x00 0x7F FLST FIFO re-transmit data lost flag bit 6 6 read-only FLD FIFO pointer reload bit 5 5 read-write FSET FIFO pointer save bit 4 4 read-write FCL2 FIFO2 reset bit 3 3 read-write FCL1 FIFO1 reset bit 2 2 read-write FE2 FIFO2 operation enable bit 1 1 read-write FE1 FIFO1 operation enable bit 0 0 read-write I2C_FBYTE1 FIFO Byte Register 1 I2C 0x18 8 read-write 0x0000 0xFFFF I2C_FBYTE2 FIFO Byte Register 2 I2C 0x19 8 read-write 0x0000 0xFFFF I2C_EIBCR Extension I2C Bus Control Register I2C 0x1D 8 read-write 0x0C 0x3F SDAS SDA status bit 5 5 read-write SCLS SCL status bit 4 4 read-write SDAC SDA output control bit 3 3 read-write SCLC SCL output control bit 2 2 read-write SOCE Serial output enabled bit 1 1 read-write BEC Bus error control bit 0 0 read-write MFS1 0x40038100 MFS1_9_RX 9 MFS1_9_TX 10 MFS2 0x40038200 MFS2_10_RX 11 MFS2_10_TX 12 MFS3 0x40038300 MFS3_11_RX 13 MFS3_11_TX 14 MFS4 0x40038400 MFS4_12_RX 15 MFS4_12_TX 16 MFS5 0x40038500 MFS5_13_RX 17 MFS5_13_TX 18 MFS6 0x40038600 MFS6_14_RX 19 MFS6_14_TX 20 MFS7 0x40038700 MFS7_15_RX 21 MFS7_15_TX 22 MFS8 0x40038800 MFS0_8_RX 7 MFS0_8_TX 8 MFS9 0x40038900 MFS1_9_RX 9 MFS1_9_TX 10 MFS10 0x40038A00 MFS2_10_RX 11 MFS2_10_TX 12 MFS11 0x40038B00 MFS3_11_RX 13 MFS3_11_TX 14 MFS12 0x40038C00 MFS4_12_RX 15 MFS4_12_TX 16 MFS13 0x40038D00 MFS5_13_RX 17 MFS5_13_TX 18 RTC REAL-TIME CLOCK RTC 0x4003B000 0x0 0x13 registers 0x15 0x3 registers 0x19 0x2 registers 0x1C 0x4 registers 0x20 0x2 registers 0x24 0x3 registers 0x28 0x2 registers 0x2C 0x1 registers 0x30 0x1 registers WTCR1 Control Register 1 0x0 32 read-write 0x00000000 0xFFFF1F7D INTCRIE Year/month/date/hour/minute/second/day of the week counter value read completion interrupt enable bit 31 31 read-write INTERIE Time rewrite error interrupt enable bit 30 30 read-write INTALIE Alarm interrupt enable bit 29 29 read-write INTTMIE Timer interrupt enable bit 28 28 read-write INTHIE 1-hour interrupt enable bit 27 27 read-write INTMIE 1-minute interrupt enable bit 26 26 read-write INTSIE 1-second interrupt enable bit 25 25 read-write INTSSIE 0.5-second interrupt enable bit 24 24 read-write INTCRI Year/month/date/hour/minute/second/day of the week counter value read completion interrupt flag bit 23 23 read-write INTERI Time rewrite error interrupt flag bit 22 22 read-write INTALI Alarm interrupt flag bit 21 21 read-write INTTMI Timer interrupt flag bit 20 20 read-write INTHI 1-hour interrupt flag bit 19 19 read-write INTMI 1-minute interrupt flag bit 18 18 read-write INTSI 1-second interrupt flag bit 17 17 read-write INTSSI 0.5-second interrupt flag bit 16 16 read-write YEN Alarm year register enable bit 12 12 read-write MOEN Alarm month register enable bit 11 11 read-write DEN Alarm date register enable bit 10 10 read-write HEN Alarm hour register enable bit 9 9 read-write MIEN Alarm minute register enable bit 8 8 read-write BUSY Busy bit 6 6 read-only SCRST Sub second generation/1-second generation counter reset bit 5 5 read-write SCST 1-second clock output stop bit 4 4 read-write SRST RTC reset bit 3 3 read-write RUN RTC count block operation bit 2 2 read-only ST Start bit 0 0 read-write WTCR2 Control Register 2 0x4 32 read-write 0x00000000 0x00000701 TMRUN Timer counter operation bit 10 10 read-only TMEN Timer counter control bit 9 9 read-write TMST Timer counter start bit 8 8 read-write CREAD Year/month/date/hour/minute/second/day of the week counter value read control bit 0 0 read-write WTBR Counter Cycle Setting Register 0x8 32 read-write 0x00000000 0x00FFFFFF BR23 Bit23 of WTBR 23 23 read-write BR22 Bit22 of WTBR 22 22 read-write BR21 Bit21 of WTBR 21 21 read-write BR20 Bit20 of WTBR 20 20 read-write BR19 Bit19 of WTBR 19 19 read-write BR18 Bit18 of WTBR 18 18 read-write BR17 Bit17 of WTBR 17 17 read-write BR16 Bit16 of WTBR 16 16 read-write BR15 Bit15 of WTBR 15 15 read-write BR14 Bit14 of WTBR 14 14 read-write BR13 Bit13 of WTBR 13 13 read-write BR12 Bit12 of WTBR 12 12 read-write BR11 Bit11 of WTBR 11 11 read-write BR10 Bit10 of WTBR 10 10 read-write BR9 Bit9 of WTBR 9 9 read-write BR8 Bit8 of WTBR 8 8 read-write BR7 Bit7 of WTBR 7 7 read-write BR6 Bit6 of WTBR 6 6 read-write BR5 Bit5 of WTBR 5 5 read-write BR4 Bit4 of WTBR 4 4 read-write BR3 Bit3 of WTBR 3 3 read-write BR2 Bit2 of WTBR 2 2 read-write BR1 Bit1 of WTBR 1 1 read-write BR0 Bit0 of WTBR 0 0 read-write WTDR Date Register 0xF 8 read-write 0x00 0x3F TD the second digit of the date 4 5 read-write D the first digit of the date 0 3 read-write WTHR Hour register 0xE 8 read-write 0x00 0x3F TH the second digit of the hour 4 5 read-write H the first digit of the hour 0 3 read-write WTMIR Minute Register 0xD 8 read-write 0x00 0x7F TMI the second digit of the minute 4 6 read-write MI the first digit of the minute 0 3 read-write WTSR Second Register 0xC 8 read-write 0x00 0x7F TS the second digit of the second 4 6 read-write S the first digit of the second 0 3 read-write WTYR Year Register 0x12 8 read-write 0x00 0xFF TY the second digit of the year 4 7 read-write Y the first digit of the year 0 3 read-write WTMOR Month Register 0x11 8 read-write 0x00 0x1F TMO0 the second digit in the month 4 4 read-write MO the first digit of the month 0 3 read-write WTDW Day of the Week Register 0x10 8 read-write 0x00 0x7 DW Day of the week 0 2 read-write ALDR Alarm Date Register 0x17 8 read-write 0x00 0x3F TAD the second digit of the alarm-set date 4 5 read-write AD the first digit of the alarm-set date 0 3 read-write ALHR Alarm Hour Register 0x16 8 read-write 0x00 0x3F TAH the second digit of the alarm-set hour 4 5 read-write AH the first digit of the alarm-set hour 0 3 read-write ALMIR Alarm Minute Register 0x15 8 read-write 0x00 0x7F TAMI the second digit of the alarm-set minute 4 6 read-write AMI the first digit of the alarm-set minute 0 3 read-write ALYR Alarm Years Register 0x1A 8 read-write 0x00 0xFF TAY the second digit of the alarm-set year 4 7 read-write AY the first digit of the alarm-set year 0 3 read-write ALMOR Alarm Month Register 0x19 8 read-write 0x00 0x1F TAMO0 the second digit of the alarm-set month 4 4 read-write AMO the first digit of the alarm-set month 0 3 read-write WTTR Timer Setting Register 0x1C 32 read-write 0x00000000 0x0003FFFF TM17 Bit17 of WTTR 17 17 read-write TM16 Bit16 of WTTR 16 16 read-write TM15 Bit15 of WTTR 15 15 read-write TM14 Bit14 of WTTR 14 14 read-write TM13 Bit13 of WTTR 13 13 read-write TM12 Bit12 of WTTR 12 12 read-write TM11 Bit11 of WTTR 11 11 read-write TM10 Bit10 of WTTR 10 10 read-write TM9 Bit9 of WTTR 9 9 read-write TM8 Bit8 of WTTR 8 8 read-write TM7 Bit7 of WTTR 7 7 read-write TM6 Bit6 of WTTR 6 6 read-write TM5 Bit5 of WTTR 5 5 read-write TM4 Bit4 of WTTR 4 4 read-write TM3 Bit3 of WTTR 3 3 read-write TM2 Bit2 of WTTR 2 2 read-write TM1 Bit1 of WTTR 1 1 read-write TM0 Bit0 of WTTR 0 0 read-write WTCLKS Clock Selection Register 0x20 8 read-write 0x00 0x01 WTCLKS Input clock selection bit 0 0 read-write WTCLKM Selection Clock Status Register 0x21 8 read-only 0x00 0x03 WTCLKM Clock selection status bit 0 1 read-only WTCAL Frequency Correction Value Setting Register 0x24 16 read-write 0x0000 0x03FF WTCAL Frequency correction value 0 9 read-write WTCALEN Frequency Correction Enable Register 0x26 8 read-write 0x00 0x01 WTCALEN Frequency correction enable bit 0 0 read-write WTDIV Divider Ratio Setting Register 0x28 8 read-write 0x00 0x0F WTDIV Divider ratio 0 3 read-write WTDIVEN Divider Output Enable Register 0x29 8 read-write 0x00 0x03 WTDIVRDY Divider status bit 1 1 read-only WTDIVEN Divider enable bit 0 0 read-write WTCALPRD Frequency Correction Cycle Setting Register 0x2C 8 read-write 0x13 0x3F WTCALPRD frequency correction value 0 5 read-write WTCOSEL RTCCO Output Selection Register 0x30 8 read-write 0x00 0x01 WTCOSEL RTCCO output selection bit 0 0 read-write CRC CRC Registers CRC 0x40039000 0x0 0x1 registers 0x4 0x4 registers 0x8 0x4 registers 0xC 0x4 registers CRCCR CRC Control Register 0x0 8 read-write 0x00 0x7F FXOR Initialization bit 6 6 read-write CRCLSF Final XOR control bit 5 5 read-write CRCLTE CRC result bit-order setting bit 4 4 read-write LSBFST CRC result byte-order setting bit 3 3 read-write LTLEND Bit-order setting bit 2 2 read-write CRC32 Byte-order setting bit 1 1 read-write INIT CRC mode selection bit 0 0 read-write CRCINIT Initial Value Register 0x4 32 read-write 0xFFFFFFFF 0xFFFFFFFF D Initial value 0 31 read-write CRCIN Input Data Register 0x8 32 read-write 0x00000000 0xFFFFFFFF D Input data 0 31 read-write CRCR CRC Register 0xC 32 read-only 0xFFFFFFFF 0xFFFFFFFF D CRC Data 0 31 read-only EXBUS External Bus Interface EXBUS 0x4003F000 0x0 0x80 registers 0x300 0x4 registers MODE0 Mode Register 0 0x0 32 read-write 0x00000000 0x3BFF MOEXEUP select how to set the MOEX width 13 13 read-write MPXCSOF select a CS assertion from the start of accessing to the end of address output 12 12 read-write MPXDOFF select whether or not the address is output to the data lines in multiplex mode 11 11 read-write ALEINV set up the polarity of the ALE signal 9 9 read-write MPXMODE select operation bus mode 8 8 read-write SHRTDOUT select to which idle cycle the write data output is extended 7 7 read-write RDY control the external RDY function 6 6 read-write PAGE NOR Flash memory page access mode 5 5 read-write NAND NAND Flash memory mode 4 4 read-write WEOFF disable the write enable signal (MWEX) operation 3 3 read-write RBMON Read Byte Mask ON 2 2 read-write WDTH specify Data Width 0 1 read-write MODE1 Mode Register 1 0x4 MODE2 Mode Register 2 0x8 MODE3 Mode Register 3 0xC MODE4 Mode Register 4 0x10 MODE5 Mode Register 5 0x14 MODE6 Mode Register 6 0x18 MODE7 Mode Register 7 0x1C TIM0 Timing Register 0 0x20 32 read-write 0x055FF00F 0xFFFFFFFF WIDLC Write Idle Cycle 28 31 read-write WWEC Write Enable Cycle 24 27 read-write WADC Write Address Setup cycle 20 23 read-write WACC Write Access Cycle 16 19 read-write RIDLC Read Idle Cycle 12 15 read-write FRADC First Read Address Cycle 8 11 read-write RADC Read Address Setup cycle 4 7 read-write RACC Read Access Cycle 0 3 read-write TIM1 Timing Register 1 0x24 TIM2 Timing Register 2 0x28 TIM3 Timing Register 3 0x2C TIM4 Timing Register 4 0x30 TIM5 Timing Register 5 0x34 TIM6 Timing Register 6 0x38 TIM7 Timing Register 7 0x3C AREA0 Area Register 0 0x40 32 read-write 0x000F0000 0x007F00FF MASK address mask 16 22 read-write ADDR Address 0 7 read-write AREA1 Area Register 1 0x44 32 read-write 0x000F0010 0x007F00FF MASK address mask 16 22 read-write ADDR Address 0 7 read-write AREA2 Area Register 2 0x48 32 read-write 0x000F0020 0x007F00FF MASK address mask 16 22 read-write ADDR Address 0 7 read-write AREA3 Area Register 3 0x4C 32 read-write 0x000F0030 0x007F00FF MASK address mask 16 22 read-write ADDR Address 0 7 read-write AREA4 Area Register 4 0x50 32 read-write 0x000F0040 0x007F00FF MASK address mask 16 22 read-write ADDR Address 0 7 read-write AREA5 Area Register 5 0x54 32 read-write 0x000F0050 0x007F00FF MASK address mask 16 22 read-write ADDR Address 0 7 read-write AREA6 Area Register 6 0x58 32 read-write 0x000F0060 0x007F00FF MASK address mask 16 22 read-write ADDR Address 0 7 read-write AREA7 Area Register 7 0x5C 32 read-write 0x000F0070 0x007F00FF MASK address mask 16 22 read-write ADDR Address 0 7 read-write ATIM0 ALE Timing Register 0 0x60 32 read-write 0x0000045F 0x0000FFFF ALEW Address Latch Enable Width 8 11 read-write ALES Address Latch Enable Setup cycle 4 7 read-write ALC Address Latch Cycle 0 3 read-write ATIM1 ALE Timing Register 1 0x64 ATIM2 ALE Timing Register 2 0x68 ATIM3 ALE Timing Register 3 0x6C ATIM4 ALE Timing Register 4 0x70 ATIM5 ALE Timing Register 5 0x74 ATIM6 ALE Timing Register 6 0x78 ATIM7 ALE Timing Register 7 0x7C DCLKR Division Clock Register 0x300 32 read-write 0x00000001 0x0000000F MCLKON MCLK ON 4 4 read-write MDIV MCLK Division Ratio Setup 0 3 read-write DMAC DMAC Registers DMAC 0x40060000 0x0 0x4 registers 0x10 0x80 registers DMAC0 38 DMAC1 39 DMAC2 40 DMAC3 41 DMAC4 42 DMAC5 43 DMAC6 44 DMAC7 45 DMACR Entire DMAC Configuration Register 0x0 32 read-write 0x00000000 0xDF000000 DE DMA Enable (all-channel operation enable bit) 31 31 read-write DS DMA Stop 30 30 read-write PR Priority Rotation 28 28 read-write DH DMA Halt (All-channel pause bit) 24 27 read-write DMACA0 Configuration A Register 0x10 32 read-write 0x00000000 0xFF9FFFFF EB Enable bit (individual-channel operation enable bit) 31 31 read-write PB Pause bit (individual-channel pause bit) 30 30 read-write ST Software Trigger 29 29 read-write IS Input Select 23 28 read-write BC Block Count 16 19 read-write TC Transfer Count 0 15 read-write DMACB0 Configuration B Register 0x14 32 read-write 0x00000000 0x3FFF0001 MS Mode Select 28 29 read-write TW Transfer Width 26 27 read-write FS Fixed Source 25 25 read-write FD Fixed Destination 24 24 read-write RC Reload Count (BC/TC reload) 23 23 read-write RS Reload Source 22 22 read-write RD Reload Destination 21 21 read-write EI Error Interrupt (unsuccessful transfer completion interrupt enable) 20 20 read-write CI Completion Interrupt (successful transfer completion interrupt enable) 19 19 read-write SS Stop Status (stop status notification) 16 18 read-write EM Enable bit Mask (EB bit clear mask) 0 0 read-write DMACSA0 Transfer Source Address Register 0x18 32 read-write 0x00000000 0xFFFFFFFF DMACDA0 Transfer Destination Address Register 0x1C 32 read-write 0x00000000 0xFFFFFFFF DMACA1 Configuration A Register 1 0x20 DMACB1 Configuration B Register 1 0x24 DMACSA1 Transfer Source Address Register 1 0x28 DMACDA1 Transfer Destination Address Register 1 0x2C DMACA2 Configuration A Register 2 0x30 DMACB2 Configuration B Register 2 0x34 DMACSA2 Transfer Source Address Register 2 0x38 DMACDA2 Transfer Destination Address Register 2 0x3C DMACA3 Configuration A Register 3 0x40 DMACB3 Configuration B Register 3 0x44 DMACSA3 Transfer Source Address Register 3 0x48 DMACDA3 Transfer Destination Address Register 3 0x4C DMACA4 Configuration A Register 4 0x50 DMACB4 Configuration B Register 4 0x54 DMACSA4 Transfer Source Address Register 4 0x58 DMACDA4 Transfer Destination Address Register 4 0x5C DMACA5 Configuration A Register 5 0x60 DMACB5 Configuration B Register 5 0x64 DMACSA5 Transfer Source Address Register 5 0x68 DMACDA5 Transfer Destination Address Register 5 0x6C DMACA6 Configuration A Register 6 0x70 DMACB6 Configuration B Register 6 0x74 DMACSA6 Transfer Source Address Register 6 0x78 DMACDA6 Transfer Destination Address Register 6 0x7C DMACA7 Configuration A Register 7 0x80 DMACB7 Configuration B Register 7 0x84 DMACSA7 Transfer Source Address Register 7 0x88 DMACDA7 Transfer Destination Address Register 7 0x8C